Document Number: MC34670 Rev. 3.0, 12/2006

# **VRoH**\$

# IEEE 802.3af PD With Current Mode Switching Regulator

The 34670 combines a Power Interface Port for IEEE 802.3af Powered Devices (PD) and a high performance current mode switching regulator. It allows a designer to build PDs with a minimum of external components by means of integrating the required IEEE 802.3af functions and all functions necessary to build a high efficiency DC/DC converter.

On the PD side the 34670 fully supports the IEEE802.3af standard and provides complete signature and power classification functions. It controls inrush current limiting and incorporates adjustable undervoltage lockout. The switching regulator provides excellent line and load regulation. It drives an external Power MOSFET with sense resistor.

#### **Features**

- · Integrated IEEE 802.3af Compliant Interface
- · Signature Detection and Classification Functionality
- · Integrated Isolation Switch
- · Programmable Inrush Current Limiting Control
- · Adjustable Undervoltage Lockout
- Input Voltage Range up to 80 V
- Current Mode Control
- · Adjustable Oscillator
- · Leading Edge Blanking
- Internal Slope Compensation Circuitry
- · Input Overvoltage Protection
- · 50% Duty Cycle Limitation
- Pb-Free Packaging Designated by Suffix Code EG

# 34670

#### **POWER OVER ETHERNET**



| ORDERING INFORMATION |                                        |          |  |
|----------------------|----------------------------------------|----------|--|
| Device               | Temperature<br>Range (T <sub>A</sub> ) | Package  |  |
| MCZ34670EG/R2        | -40°C to 85°C                          | 20 SOICW |  |



Figure 1. 34670 Simplified Application Diagram

© Freescale Semiconductor, Inc., 2006. All rights reserved.



<sup>\*</sup> This document contains certain information on a new product.

Specifications and information herein are subject to change without notice.

# INTERNAL BLOCK DIAGRAM



Figure 2. 34670 Simplified Internal Block Diagram

# **PIN CONNECTIONS**



Figure 3. 34670 Pin Connections

Table 1. 34670 Pin Definitions

| Pin Number | Pin Name | Formal Name                      | Definition                                                                                                                                               |
|------------|----------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2       | VPWR     | Positive Supply<br>Voltage Input | This is the most positive power supply input. The load connects between this pin and the $V_{\text{OUT}}$ pin.                                           |
| 3          | RCLA     | Classification Resistor          | Connect a resistor between RCLA and V <sub>IN</sub> to select the class of the PD.                                                                       |
| 4          | UVLO     | Undervoltage Lookout             | Used to adjust the undervoltage lookout threshold voltage, connected to $V_{\text{IN}}$ to use the default threshold voltage.                            |
| 5          | TEST1    | Test pins                        | Connect to V <sub>IN</sub> in application mode.                                                                                                          |
| 6          | TEST2    |                                  |                                                                                                                                                          |
| 7          | FREQ     | Frequency Adjustment             | Adjusts the internal oscillator frequency by connecting a resistor between FREQ and $\mathrm{V}_{\mathrm{IN}}.$                                          |
| 8          | ILIM     | Inrush Current Limit             | Used to adjust the inrush current limit of the isolation switch, add a resistor between ILIM and $V_{\text{IN}}$ .                                       |
| 9          | VIN      | Negative Supply Voltage          | This is the most negative power supply input.                                                                                                            |
| 10         | VIN      |                                  |                                                                                                                                                          |
| 11, 12     | VOUT     | Output Voltage                   | This pin is the drain of the internal Power MOSFET (high current path).                                                                                  |
| 13         | VOUT     | Output Voltage                   | This pin is the drain of the internal Power MOSFET (low current path).                                                                                   |
| 14         | RESET    | RESET Output (active low)        | This is an active-low RESET output signal. This pin is referenced to $V_{\mbox{\scriptsize OUT}}.$                                                       |
| 15         | SS       | Soft Start Input                 | Connect an external capacitor to SS. The internal current source charges the capacitor and generates a soft-start ramp.                                  |
| 16         | COMP     | Compensation Pin                 | COMP is the output of the error amplifier and is available for feedback compensation. COMP is pulled-up by an internal 5.0 k $\Omega$ resistor to 5.0 V. |
| 17         | FB       | Feedback Input                   | This is the inverting input of the error amplifier. In non-isolated applications it's connected to the secondary output through a resistor divider.      |
| 18         | CS       | Current Sense                    | The current sense pin CS senses a voltage that is proportional to the current through the sense resistor.                                                |
| 19         | GATE     | Gate Driver Output               | GATE drives the gate of the external power MOSFET. GATE sources and sinks up to 1.0 A.                                                                   |
| 20         | VDD      | V <sub>DD</sub> Output           | $\rm V_{DD}$ mainly supplies the gate of the external power MOSFET. Connect a capacitor from $\rm V_{DD}$ to $\rm V_{OUT}.$                              |

# **ELECTRICAL CHARACTERISTICS**

# **MAXIMUM RATINGS**

# **Table 2. Maximum Ratings**

All voltages are with respect to  $V_{IN}$  unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                   | Symbol             | Value                           |                                | Unit |
|-----------------------------------------------------------|--------------------|---------------------------------|--------------------------------|------|
| ELECTRICAL RATINGS                                        | <u> </u>           |                                 |                                | 1    |
| Power Supply Voltage                                      | $V_{PWR}$          | -0.3 to 80                      |                                | V    |
| Supply Current                                            | I <sub>PWR</sub>   | 18                              | 3                              | mA   |
| VOUT Pins Voltage                                         | V <sub>OUT</sub>   | -0.3 to (V <sub>P</sub>         | WR + 0.3)                      | V    |
| UVLO Voltage                                              | V <sub>UVLO</sub>  | -0.3 t                          | o 10                           | V    |
| RCLA Voltage                                              | V <sub>RCLA</sub>  | -0.3 to                         | 5.0                            | V    |
| ILIM Voltage                                              | V <sub>ILIM</sub>  | -0.3 to                         | 5.0                            | V    |
| FREQ Voltage                                              | $V_{FREQ}$         | -0.3 to                         | 5.0                            | V    |
|                                                           | <u> </u>           | With respect to:                |                                |      |
|                                                           |                    | V <sub>OUT</sub> <sup>(2)</sup> | V <sub>IN</sub> <sup>(3)</sup> |      |
| FB, COMP Voltage                                          | $V_{FB}, V_{COMP}$ | -0.3 to 5.0                     | -0.3 to 80                     | V    |
| SS Voltage                                                | V <sub>SS</sub>    | -0.3 to 5.0                     | -0.3 to 80                     | V    |
| VDD Voltage                                               | $V_{DD}$           | -0.3 to 16                      | -0.3 to 80                     | V    |
| GATE Voltage                                              | $V_{GATE}$         | -0.3 to (V <sub>DD</sub> + 0.3) | -0.3 to 80                     | V    |
| CS Voltage                                                | V <sub>CS</sub>    | -0.3 to 5.0                     | -0.3 to 80                     | V    |
| RESET Voltage                                             | V <sub>RESET</sub> | -0.3 to 15                      | -0.3 to 80                     |      |
| ESD Voltage <sup>(1)</sup> Human Body Model Machine Model | V <sub>ESD1</sub>  | ±20<br>±20                      |                                | V    |
| Output Clamp Energy                                       | E <sub>CL</sub>    | 12                              | 2                              | mJ   |

# NotesNotes

- 1. ESD1 testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ). ESD2 testing is performed in accordance with the Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ).
- 2. Measured value relative to  $V_{\text{OUT}}$
- 3. Measured value relative to  $V_{\mbox{\scriptsize IN}}$

# Table 2. Maximum Ratings (continued)

All voltages are with respect to  $V_{IN}$  unless otherwise noted. Exceeding these ratings may cause a malfunction or permanent damage to the device.

| Ratings                                                   | Symbol            | Value      | Unit |
|-----------------------------------------------------------|-------------------|------------|------|
| THERMAL RATINGS                                           | •                 |            |      |
| Operating Temperature                                     |                   |            | °C   |
| Ambient <sup>(4)</sup>                                    | T <sub>A</sub>    | -40 to 85  |      |
| Junction <sup>(8), (9)</sup>                              | $T_J$             | 120        |      |
| Storage Temperature                                       | T <sub>STG</sub>  | -65 to 150 | °C   |
| Power Dissipation (T <sub>A</sub> = 25 °C) <sup>(7)</sup> | P <sub>D</sub>    | 800        | mW   |
| Thermal Resistance                                        |                   |            | °C/W |
| Junction to Ambient                                       | $R_{\theta JA}$   | 103        |      |
| 20LD SOIC W/B Package <sup>(9)</sup>                      | $R_{	heta JB}$    | 47         |      |
| Peak Package Reflow Temperature During Reflow (5), (6)    | T <sub>PPRT</sub> | Note 6     | °C   |
| Thermal Shutdown Temperature                              | T <sub>SHUT</sub> | 180        | °C   |
| Thermal Shutdown Recovery Temperature                     | T <sub>HYST</sub> | 150        | °C   |

#### **NotesNotes**

- 4. The limiting factor is junction temperature; taking into account the power dissipation, thermal resistance, and heat sinking.
- 5. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 6. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL),
  - Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.
- 7. Maximum power dissipation at indicated ambient temperature in free air with no heatsink used.
- 8. For  $T_A = 85^{\circ}C$  and  $P_D = 700$  mW and  $R_{\theta JB} = 47^{\circ}C/W$ .
- 9. Measured with 4 layers 2s2p JEDEC std. PCB.

# STATIC ELECTRICAL CHARACTERISTICS

# **Table 3. Static Electrical Characteristics**

Characteristics noted under conditions 30 V  $\leq$  V<sub>PWR</sub>  $\leq$  60 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>IN</sub> = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                         | Symbol                  | Min      | Тур      | Max  | Unit |
|----------------------------------------------------------------------------------------|-------------------------|----------|----------|------|------|
| SIGNATURE DETECTION                                                                    |                         |          |          |      |      |
| Input Offset Current (1.4 V ≤ V <sub>PORT</sub> ≤ 9.5 V)                               | I <sub>OFFSET</sub>     | _        | _        | 10   | μА   |
| Differential Input Resistance (1.4 V ≤ V <sub>PORT</sub> ≤ 9.5 V)                      | R <sub>DIFF</sub>       | 600      | _        | _    | kΩ   |
| CLASSIFICATION                                                                         |                         | <u> </u> | <u> </u> | I    | I.   |
| Classification Current (13.5 V ≤ V <sub>PORT</sub> ≤ 20 V)                             | I <sub>CLASS</sub>      |          |          |      | mA   |
| Class 0: $R_{CLASS}$ = 4.42 $k\Omega$                                                  | 52.00                   | 0        | _        | 4.0  |      |
| Class 1: $R_{CLASS}$ = 475 $\Omega$                                                    |                         | 9.0      | _        | 12   |      |
| Class 2: $R_{CLASS}$ = 261 $\Omega$                                                    |                         | 17       | _        | 20   |      |
| Class 3: $R_{CLASS}$ = 169 $\Omega$                                                    |                         | 26       | _        | 30   |      |
| Class 4: $R_{CLASS}$ = 113 $\Omega$                                                    |                         | 36       | _        | 44   |      |
| Classification Current Limit                                                           | I <sub>CLASS(LIM)</sub> | _        | _        | 50   | mA   |
| RCLA Reference Voltage (13.5 V ≤ V <sub>PORT</sub> ≤ 20 V)                             | V <sub>RCLA</sub>       | 4.0      | 4.5      | 5.0  | V    |
| INRUSH CURRENT LIMITATION (37 V ≤ V <sub>PORT</sub> ≤ 60 V) (RLIM)                     | 1                       |          | l        |      | •    |
| Input Inrush Current, ILIM connected to V <sub>IN</sub>                                | I <sub>INRUSH</sub>     | _        | _        | 350  | mA   |
| Input Inrush Current, ILIM connected via resistor R <sub>ILIM</sub> to V <sub>IN</sub> | I <sub>INRUSH</sub>     |          |          |      | 1    |
| $R_{ILIM}$ = 12.1 k $\Omega$                                                           |                         | 130      | 180      | 250  |      |
| $R_{ILIM} = 42.2 k\Omega$                                                              |                         | 70       | 110      | 165  |      |
| $R_{ILIM}$ = 191 k $\Omega$                                                            |                         | 30       | 65       | 100  |      |
| NORMAL OPERATION (VPWR, UVLO)                                                          |                         |          |          |      |      |
| Supply Voltage                                                                         | $V_{PWR}$               | _        | _        | 60   | V    |
| Supply Current (10)                                                                    | I <sub>PWR</sub>        | _        | 4.5      | 7.3  | mA   |
| Default Turn-On Voltage (UVLO = V <sub>IN</sub> )                                      | V <sub>UVLO(ON)</sub>   | _        | _        | 40   | V    |
| Default Turn-Off Voltage (UVLO = V <sub>IN</sub> )                                     | V <sub>UVLO(OFF)</sub>  | 30       | _        | _    | V    |
| UVLO Hysteresis when set internally                                                    | V <sub>HYST(INT)</sub>  | 6.0      | _        | _    | V    |
| External UVLO Programming Range                                                        | V <sub>UVLO(PR)</sub>   | 25       | _        | 50   | V    |
| UVLO Reference Voltage                                                                 | V <sub>UVLO(REF)</sub>  | 1.96     | 2.0      | 2.04 | V    |
| UVLO Hysteresis when set externally                                                    | V <sub>HYST(EXT)</sub>  | _        | 15       | _    | %    |
| UVLO Bias Current                                                                      | I <sub>UVLO(B)</sub>    | _        | _        | 1.0  | μА   |
| ISOLATION SWITCH (ILIM)                                                                |                         |          |          |      |      |
| On-Resistance (V <sub>PORT</sub> = 48 V, I <sub>PORT</sub> = 350 mA) <sup>(11)</sup>   | R <sub>DS(ON)</sub>     | _        | _        | 500  | mΩ   |
| Isolation Switch Current Limit in Normal Operation Mode                                | I <sub>LIM</sub>        | 380      | _        | 700  | mA   |

# Notes

- 10. GATE pin open, PWM controller running.
- 11. Measured across  $V_{\text{IN}}$  and  $V_{\text{OUT}}$ .

# Table 3. Static Electrical Characteristics(continued)

Characteristics noted under conditions 30 V  $\leq$  V<sub>PWR</sub>  $\leq$  60 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>IN</sub> = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                    | Symbol                | Min     | Тур                        | Max   | Unit |
|-----------------------------------|-----------------------|---------|----------------------------|-------|------|
| PWM COMPARATOR (COMP)             | 1                     |         |                            |       | l .  |
| COMP Control Voltage Range        | $V_{COMP}$            | 1.3     | _                          | 4.0   | V    |
| COMP Input Bias Current           | I <sub>COMP(B)</sub>  | _       | _                          | 1.8   | mA   |
| HIGH VOLTAGE REGULATOR            |                       |         |                            |       | •    |
| Regulator Output Voltage          | VDD <sub>REG</sub>    | 8.0     | 9.0                        | 10    | V    |
| Regulator Turn-Off Voltage (12)   | V <sub>REG(OFF)</sub> |         | VDD <sub>Reg</sub><br>+0.5 | _     | V    |
| Regulator Current Limitation (13) | I <sub>REGLIM</sub>   | 7.0     | _                          | 15    | mA   |
| Regulator Continuous Current      | I <sub>REGDC</sub>    | _       | _                          | 5.0   | mA   |
| GATE DRIVER (UVLO)                | ·                     |         |                            |       |      |
| Gate Driver UVLO, Rising          | V <sub>GATE(R)</sub>  | VDD-0.5 | _                          | _     | V    |
| Gate Driver UVLO, Falling         | V <sub>GATE(F)</sub>  | _       | _                          | 6.5   | V    |
| CURRENT LIMIT (CS)                | ·                     |         |                            |       |      |
| CS Threshold Voltage              | V <sub>CS</sub>       | 320     | 400                        | 480   | mV   |
| CS Bias Current                   | I <sub>CS(B)</sub>    | _       | _                          | 30    | μА   |
| ERROR AMPLIFIER                   | ·                     |         |                            |       |      |
| Reference Voltage                 | $V_{REF}$             | 1.164   | 1.2                        | 1.236 | V    |
| OVERVOLTAGE SHUTDOWN              | •                     |         |                            |       |      |
| OVLO Threshold, Rising            | V <sub>OV(R)</sub>    | 66      | _                          | 72    | V    |
| OVLO Threshold, Falling           | V <sub>OV(F)</sub>    | 63      | _                          | 69    | V    |
| OVLO Hysteresis                   | V <sub>OV(HYS)</sub>  | _       | 3.0                        | _     | V    |
| SOFT-START (SS)                   | ·                     |         |                            |       |      |
| SS Output Voltage                 | V <sub>SS</sub>       | _       | 2.0                        | _     | V    |
| SS Source Current                 | I <sub>SS(OUT)</sub>  | 3.25    | 5.0                        | 6.75  | μА   |
| SS Sink Current                   | I <sub>SS(IN)</sub>   | _       | 2.0                        | 2.25  | mA   |
| Shutdown Threshold Voltages       | V <sub>SS(R)</sub>    | 0.48    | 0.6                        | 0.72  | V    |
|                                   | $V_{SS(F)}$           | 0.24    | 0.3                        | 0.40  |      |
| THERMAL SHUTDOWN                  |                       |         |                            |       |      |
| Thermal Shutdown Temperature      | T <sub>SHUTDOWN</sub> | 150     | 165                        | 180   | °C   |
| Thermal Hysteresis                | T <sub>HYS</sub>      | _       | 30                         |       | °C   |

#### Notes

- 12. An external voltage has to be applied.
- 13. Thermal limitations of the device might derate usable current range.

# **DYNAMIC ELECTRICAL CHARACTERISTICS**

# **Table 4. Dynamic Electrical Characteristics**

Characteristics noted under conditions 30 V  $\leq$  V<sub>PWR</sub>  $\leq$  60 V, -40°C  $\leq$  T<sub>A</sub>  $\leq$  85°C, V<sub>IN</sub> = 0 V unless otherwise noted. Typical values noted reflect the approximate parameter means at T<sub>A</sub> = 25°C under nominal conditions unless otherwise noted.

| Characteristic                                                                | Symbol                 | Min | Тур | Max | Unit  |
|-------------------------------------------------------------------------------|------------------------|-----|-----|-----|-------|
| NORMAL OPERATION                                                              | 1                      |     |     | l   | 1     |
| Turn-On Filter Time                                                           | t <sub>FILT(ON)</sub>  | _   | 200 | _   | μS    |
| Turn-Off Filter Time                                                          | t <sub>FILT(OFF)</sub> |     | 200 | _   | μS    |
| PWM COMPARATOR                                                                | , , ,                  |     |     | l   | 1     |
| Slope Compensation Ramp as a Function of Switching Frequency                  |                        |     |     |     | mV/μs |
| f <sub>PWM</sub> = 100 kHz                                                    | m <sub>100</sub>       | _   | 10  | _   |       |
| f <sub>PWM</sub> = 250 kHz                                                    | m <sub>250</sub>       | _   | 25  | _   |       |
| f <sub>PWM</sub> = 400 kHz                                                    | m <sub>400</sub>       | _   | 40  | _   |       |
| Duty Cycle Limit (14)                                                         | D <sub>MAX</sub>       | _   | _   | 48  | %     |
| GATE DRIVER                                                                   | 1                      |     |     | l   | 1     |
| Rise Time (10% - 90%), C <sub>Load</sub> = 2.0 nF, VDD <sub>REG</sub> = 9.0 V | t <sub>R</sub>         | _   | _   | 50  | ns    |
| Fall Time (90% - 10%), C <sub>Load</sub> = 2.0 nF, VDD <sub>REG</sub> = 9.0 V | t <sub>F</sub>         | _   | _   | 30  | ns    |
| CURRENT LIMIT                                                                 | 1                      |     |     | l   | 1     |
| Blanking Time (14)                                                            | t <sub>BLANK</sub>     | 40  | 50  | 60  | ns    |
| PWM OSCILLATOR                                                                |                        |     |     | •   | 1     |
| Default Clock Frequency (FREQ connected to V <sub>IN</sub> )                  | f <sub>PWM</sub>       | 175 | 225 | 325 | kHz   |
| Oscillator Frequency Adjusting Resistor Range                                 | R <sub>FREQ</sub>      | 121 | _   | 499 | kΩ    |
| Oscillator Frequency Range, $R_{FREQ}$ = 121 k $\Omega$                       | f <sub>RANGE</sub>     | 320 | _   | 480 | kHz   |
| Oscillator Frequency Range, $R_{FREQ}$ = 499 k $\Omega$                       | f <sub>RANGE</sub>     | 80  | _   | 120 | kHz   |
| ERROR AMPLIFIER                                                               |                        |     |     |     |       |
| Gain Bandwidth <sup>(14)</sup>                                                | GBW                    | 1.0 | _   | _   | MHz   |
| DC Open Loop Gain                                                             | A <sub>VOL</sub>       | _   | 80  | _   | dB    |
| RESET OUTPUT                                                                  |                        |     |     | •   | •     |
| RESET Output Low Voltage (I <sub>RESET, SINK</sub> = 20 mA)                   | V <sub>RESET,LOW</sub> | _   | _   | 0.8 | V     |
| RESET Output Filter Time                                                      | t <sub>RESET</sub>     | _   | 20  | _   | μS    |

#### Notes

<sup>14.</sup> Guaranteed by design. Not production tested.

# TYPICAL SWITCHING WAVEFORMS



Figure 4. Drain Voltage of Switching MOSFET



Figure 6. Secondary Voltage before Diode



Figure 5. Secondary and Output Voltage



Figure 7. Gate Voltage and Voltage at CS pin

# **ELECTRICAL PERFORMANCE CURVES**





Figure 8. Efficiency Plot

# **FUNCTIONAL DESCRIPTION**

# INTRODUCTION

The 34670 combines a Power Interface Port for IEEE 802.3af Powered Devices (PD) and a high performance current mode switching regulator. It allows a designer to build PDs with a minimum of external components by means of integrating the required IEEE 802.3af functions and all functions necessary to build a high efficiency DC/DC converter. Thus 34670 gives the system designer a device that drastically reduces cost and board space.

On the PD side the 34670 fully supports the IEEE802.3af standard and provides complete signature detection and power classification functions. It controls inrush current limiting and incorporates an adjustable undervoltage lockout. The 34670 includes thermal protection circuitry to protect the device in case of high power dissipation.

The 34670 also offers an input overvoltage detection to protect the external switching MOSFET by disabling the gate driver in case of input line overvoltage.

The switching regulator provides excellent line and load regulation. It drives an external power MOSFET with sense resistor. The switching frequency is adjustable between 100 kHz and 400 kHz. The output voltage feedback information can be accomplished by an optocoupler, if isolation is required.

An internal logic control block manages the sequencing of signature detection, classification and proper turn on and turn off of the DC/DC converter.

# **FUNCTIONAL PIN DESCRIPTION**

# **POSITIVE SUPPLY VOLTAGE INPUT (VPWR)**

This is the most positive power supply input. The load connects between this pin and the  $V_{\text{OUT}}$  pin.

# **CLASSIFICATION RESISTOR (RCLA)**

Connect a resistor between RCLA and  $V_{\text{IN}}$  to select the class of the PD.

# **UNDERVOLTAGE LOOKOUT (UVLO)**

Used to adjust the undervoltage lookout threshold voltage, connected to  $V_{\text{IN}}$  to use the default threshold voltage.

# **TEST PINS (TEST1, TEST2)**

Connect to V<sub>IN</sub> in application mode.

# FREQUENCY ADJUSTMENT (FREQ)

Adjusts the internal oscillator frequency by connecting a resistor between FREQ and  $V_{\text{IN}}$ .

# INRUSH CURRENT LIMIT (ILIM)

Used to adjust the inrush current limit of the isolation switch, add a resistor between ILIM and  $V_{\rm IN}$ .

# **NEGATIVE SUPPLY VOLTAGE (VIN)**

This is the most negative power supply input.

# **OUTPUT VOLTAGE (VOUT)**

This pin is the drain of the internal Power MOSFET (high current path and low current path).

# RESET OUTPUT (RESET)

This is an active-low RESET output signal. This pin is referenced to  $\ensuremath{V_{\text{OUT}}}.$ 

# **SOFT START INPUT (SS)**

Connect an external capacitor to SS. The internal current source charges the capacitor and generates a soft-start ramp.

# **COMPENSATION PIN (COMP)**

COMP is the output of the error amplifier and is available for feedback compensation. COMP is pulled-up by an internal 5.0 k $\Omega$  resistor to 5.0 V.

# **FEEDBACK INPUT (FB)**

This is the inverting input of the error amplifier. In nonisolated applications it's connected to the secondary output through a resistor divider.

#### **CURRENT SENSE (CS)**

The current sense pin CS senses a voltage that is proportional to the current through the sense resistor.

# **GATE DRIVER OUTPUT (GATE)**

GATE drives the gate of the external power MOSFET. GATE sources and sinks up to 1.0 A.

# **VDD OUTPUT (VDD)**

 $\rm V_{DD}$  mainly supplies the gate of the external power MOSFET. Connect a capacitor from  $\rm V_{DD}$  to  $\rm V_{OUT}.$ 

# **FUNCTIONAL DEVICE OPERATION**

# **OPERATIONAL MODES**

# **POWER DEVICES (PD) INTERFACE**

The PD interface of the 34670 has been designed to comply with the requirements of the IEEE standard 802.3af. The device operates in three different modes, depending on the input voltage.

#### PD OPERATING MODES

The IEEE 802.3af standard defines three operating modes in general. These modes are summarized in <u>Table 5</u>.

Table 5. PD Operating Modes

| Operating Mode               | Voltage at PD Input Connector |
|------------------------------|-------------------------------|
| Signature Resistor Detection | 2.7 V - 10.1 V                |
| Classification               | 14.5 V - 20.5 V               |
| Normal Operation Mode        | 37 V - 57 V                   |

#### SIGNATURE RESISTOR DETECTION

A PD shall present a valid detection signature at the PD input connector to get properly detected as a power over LAN enabled pin. Valid and non-valid detection signature regions are separated by guard bands. See <a href="Figure 9">Figure 9</a> for valid and non-valid signature regions.



Figure 9. Signature Resistance Guard Bands

The effective resistance across the input pins is calculated by two subsequent voltage-current measurements made during the detection process by the PSE.

# VALID PD DETECTION SIGNATURE CHARACTERISTICS

During signature detection phase the Power Sourcing Equipment (PSE) applies a voltage in the range 2.7 V - 10.1 V on the PI connector and looks for the 25 k $\Omega$  signature resistor. Since the PD circuitry includes bridge rectifiers, the PD has to compensate for the voltage drop across the diodes and the diodes serial resistance. The effective signature resistance dR is obtained by the V-I-Slope measurement of the PSE (Figure 10).



Figure 10. dR Measurement

It can be seen in Figure 11, that a signature resistor of 25 k $\Omega$  as defined in IEEE 802.3af and two diodes in series would lead to an effective resistance out of the valid region specified in Figure 9. At low voltages the effective resistance is above the maximum allowed value of 26.25 k $\Omega$ , as illustrated in Figure 11. Therefore one has to adjust the signature resistor RSIG (R<sub>1</sub> and R<sub>2</sub>, see UVLO Adjustment on page 13) to a value below 25 k $\Omega$  to stay within the valid region.



Figure 11. dR at Low Input Voltages

# **CLASSIFICATION**

A PD may optionally be classified by the PSE. The intent of classification is to provide a method for more efficient power allocation through the PSE. The PD classification allows the PSE to identify four different (power) classes depending on the required power that the PD will draw during normal operation. The classes and the corresponding maximum power drawn by the PD is shown in <u>Table 6</u>.

Table 6. PD Classes

| Class | Usage    | Maximum Power<br>[W] |
|-------|----------|----------------------|
| 0     | Default  | 0.44 - 12.95         |
| 1     | Optional | 0.44 - 3.84          |
| 2     | Optional | 3.84 - 6.49          |
| 3     | Optional | 6.49 - 12.95         |
| 4     | Reserved | _                    |

# **PD CLASSES**

During classification probing by the PSE, the PD applies the appropriate load current onto the line. The PSE measures the load current and can determine the classification as described in Table 7.

Table 7. PD Class vs. Classification Current

| Class | Classification Current [mA] |     | Condition                      |
|-------|-----------------------------|-----|--------------------------------|
| Class | Min                         | Max | Condition                      |
| 0     | 0                           | 4   | 14.5 - 20.5 Volts              |
| 1     | 9                           | 12  | measured at PD input connector |
| 2     | 17                          | 20  |                                |
| 3     | 26                          | 30  |                                |
| 4     | 36                          | 44  |                                |

# **CLASSIFICATION SIGNATURE LOAD CURRENT**

The implementation for the classification circuitry is shown in Figure 12.



Figure 12. Classification Circuitry

A constant voltage is applied at pin RCLA and depending on the resistor  $R_{CLASS}$ , a current from  $+V_{PORT}$  to  $-V_{PORT}$  is flowing with the following relation:

$$I_{CLASS} = \frac{V_{RCLA}}{R_{CLASS}}$$

 $I_{CLASS}$  is the classification current that is measured by the PSE. The values for the  $R_{CLASS}$  resistor corresponding to the appropriate class are listed in <u>Table 8</u>.

Table 8. PD Class vs. Classification Resistor  $\mathbf{R}_{\text{CLASS}}$ 

| Class | Classification Current [mA] | $R_{CLASS}$ [ $\Omega$ ] |
|-------|-----------------------------|--------------------------|
| 0     | 2.0                         | 4.42k                    |
| 1     | 10.5                        | 475                      |
| 2     | 18.5                        | 261                      |
| 3     | 28                          | 169                      |
| 4     | 40                          | 113                      |

# **UVLO ADJUSTMENT**

The 34670 has default UVLO settings that corresponds to the IEEE 802.3af standard. Nevertheless the user can adjust the UVLO by an external resistor divider as sketched in Figure 13. Since the UVLO resistor divider replaces the

signature resistor, the total resistance of  $R_1 + R_2$  must equal 25  $k\Omega$ .



Figure 13. UVLO Adjustment by External Resistor Divider

To use the default settings for UVLO, the pin UVLO must be connected to VIN. In this case, a valid signature resistor has to be placed between -V<sub>PORT</sub> and +V<sub>PORT</sub>. This configuration can be seen in Figure 14.



Figure 14. Default UVLO Settings

To calculate the values for  $R_1$  and  $R_2$  the following equations should be used:

$$R_1 + R_2 = R_{SIG}$$

$$R_2 = \frac{V_{UVLO(REF)}}{V_{UVLO(ON)}} \cdot R_{SIG}$$

where  $V_{UVLO(ON)}$  is the desired turn-on voltage threshold and  $V_{UVLO(ref)}$  the UVLO reference voltage.

$$R_1 = R_{SIG} - R_2$$

$$V_{UVLO(OFF)} = V_{UVLO(ON)} \cdot 0.85$$

The typical turn-off voltage  $V_{\text{UVLO(OFF})}$  is 85% of the turn on voltage  $V_{\text{UVLO(ON)}}$ .

# **INRUSH CURRENT LIMITATION**

The 34670 has been designed to interface also with legacy PoE-PSEs which do not meet the inrush current requirement of the IEEE 802.3af specification. By setting the initial inrush current limit to a low level, a PD using the 34670 minimizes the current drawn from the PSE during start-up. The maximum inrush current level can be set by connecting a resistor from ILIM to  $V_{\text{IN}}$  as illustrated in Figure 15.



Figure 15. Inrush Current Limitation by External Resistor R<sub>II IM</sub>

The following table shows the selectable current limits and the corresponding resistor value that has to be connected between pins ILIM and VIN:

Table 9. Inrush Current Limit vs. R<sub>ILIM</sub>

| Inrush Current Limit [mA] | R <sub>ILIM</sub> Value [kΩ] |
|---------------------------|------------------------------|
| 180                       | 12.1                         |
| 110                       | 42.2                         |
| 65                        | 191                          |

After powering up, the 34670 switches to the high level current limit, thereby allowing the PD to consume up to 12.95 W if a 802.3af PSE is present.

#### PULSE WITH MODULATOR CONTROLLER

# **CURRENT-MODE CONTROL OPERATION**

The 34670 offers current-mode control operation with leading-edge blanking. The current-limit comparator monitors the CS pin at all times and provides cycle-by-cycle current limit

The CS signal contains a leading-edge spike that is the result of the MOSFET gate charge current, capacitive and

diode reverse recovery current of the power circuit. The leading-edge blanking of the CS signal prevents the PWM comparator from premature termination of the on cycle.

The 34670 limits the duty cycle to 50%. This is advantageous for applications which are not allowed to exceed an on-time of 50 % of the switching period  $T_S$ . Beside the duty-cycle limit, slope compensation is provided to stabilize the inner current loop and avoid oscillations for

converters running in continuos conduction mode (CCM). The value of the slope compensation depends on the switching frequency. See <u>Table 10</u>.

**Table 10. Slope Compensation Values** 

| Switching Frequency [kHz] | Slope Compensation [mV/μs] |
|---------------------------|----------------------------|
| 100                       | 10                         |
| 250                       | 25                         |
| 400                       | 50                         |

#### ISOLATED OPTOCOUPLER FEEDBACK

Isolated voltage feedback can be accomplished by using an optocoupler and a shunt regulator (see <u>Figure 19</u>). The output voltage accuracy is a function of the accuracy of the shunt regulator and feedback resistor divider tolerance, therefore the feedback resistors should have an appropriate accuracy.

Since the error amplifier function is implemented on the secondary side by the optocoupler and a 3-pin adjustable shunt regulator, the internal error amplifier of the 34670 is not used. The FB pin is connected to  $V_{OUT}$ , thus disabling the internal open-drain error amplifier.

The bias voltage for the optocoupler is accomplished through the internal 5.0 k $\Omega$  pull-up resistor between COMP and an internal 5.0 V reference.

When a TL431 or TLV431 shunt regulator is used for output voltage regulation, the output voltage is set by the ratio of resistors  $R_1$  and  $R_2$ , see <u>Figure 16</u> for details. The output voltage is given by the following equation:

$$V_0 = V_{REF} \cdot \left(1 + \frac{R_1}{R_2}\right)$$

where  $V_{REF}$  = 1.24 V for the TLV431 ( $V_{REF}$  = 2.5 V for the TL431).



Figure 16. Isolated Optocoupler Feedback

# ISOLATED PRIMARY CONTROL FEEDBACK

Another option to accomplish isolated feedback is the use of a tertiary winding (see <u>Figure 21</u>). The advantage of this solution without optocoupler and shunt regulator is clearly the cost effectiveness. Nevertheless the line and load regulation is worse than with optocoupler feedback.

When isolated primary feedback is used, the loop compensation components are connected between pins COMP and FB.

#### INTERNAL REGULATORS

The internal high voltage regulator of the 34670 regulates from the input voltage across VPWR and VIN down to the  $V_{DD}$  voltage. During start-up the high voltage regulator provides the necessary voltage for the internal gate driver to commence switching. If the external MOSFET gate drive pulls less than 3.0 mA under all circumstances, an auxiliary transformer winding that usually provides the bias voltage for the chip and the gate driver is not required.

In cases where the external MOSFET gate drive pulls more than 5.0 mA, an auxiliary winding is needed to reduce the power dissipation in the internal high voltage LDO. See Figure 18 for an application drawing. It is recommended to add a 0.1  $\mu F$  ceramic capacitor in parallel with the existing load capacitor. This reduces noise at the  $V_{DD}$  pin caused by the auxiliary winding.

The high voltage regulator is disabled when the  $V_{DD}$  pin is forced by an external voltage above the  $V_{DD}$  regulation point.

This reduces power dissipation in the device and improves overall efficiency.



Figure 17. V<sub>DD</sub> and MOSFET Driver Output Behavior

A load capacitor connected to  $V_{DD}$  ensures a proper filtering of the  $V_{DD}$  voltage. The minimum capacitance value for this load capacitor should be at least 10  $\mu$ F. An electrolytic type capacitor is sufficient.

Please refer to application note A/N3279 for further information about the size of the capacitor.

If  $V_{DD}$  falls below the UVLO threshold, the voltage regulator is disabled and the MOSFET driver output (GATE) is held low.

# PWM CONTROLLER UVLO, SOFT-START, AND SHUTDOWN FUNCTION

The soft-start function provided by the 34670 allows the output voltage to ramp up in a controlled way, thus eliminating output voltage overshoot.

While the PWM controller is in undervoltage lockout, the capacitor  $C_{SS}$  connected to the SS pin is fully discharged. After coming out of undervoltage lockout, an internal current source starts charging the capacitor  $C_{SS}$  to initiate soft-start. When  $V_{SS}$  has reached 0.6 V, the gate driver is enabled and PWM operation begins. The duty cycle during soft-start is primarily controlled by the internal sawtooth voltage and the voltage at the SS pin. If the voltage at the SS pin is above 2.6 V, the regular PWM control through pins CS, COMP, and FB takes over and soft-start is finished.

The following equation calculates the total soft-start time:

$$t_{SS}[ms] = 0.4 \cdot C_{SS}[nF]$$

# **OVERVOLTAGE SHUTDOWN**

The 34670 includes an overvoltage protection (OVP) feature that turns off the external MOSFET when the input voltage exceeds the overvoltage threshold.

When the overvoltage protection is triggered ( $V_{PWR} > V_{OV(R)}$ ), the gate driver is immediately disabled. At the same time, the slow discharge of  $C_{SS}$  is initiated. While the soft-start capacitor is discharging, the gate driver remains disabled. Once  $V_{SS} = 0.3 \text{ V}$  and the overvoltage ( $V_{PWR} < V_{OV(F)}$ ) condition disappears, operation resumes through a regular soft-start.

# **CURRENT-SENSE COMPARATOR**

The current-sense (CS) comparators and its associated circuitry limits the peak current through the MOSFET. Current is sensed at CS pin as a voltage across the sense resistor  $R_{CS}$  between the source of the MOSFET and  $V_{OUT}. \label{eq:cs}$ 

The CS input has two voltage trip levels, a 600mV high limit and a 400 mV low limit. When the voltage on CS produced by a current through the current sense resistor exceeds the high limit threshold, the current ON-cycle is immediately terminated and the GATE output is pulled low.

If the low limit threshold is exceeded for longer than 50 ns (typical blanking time), the current ON-cycle is also terminated. The blanking time ensures a false termination of the switching cycle caused by the leading-edge spike on the sense waveform.

The current-sense resistor  $R_{CS}$  is selected according to the following equation:

$$R_{CS} = \frac{400 \text{mV}}{I_{LIM(primary)}}$$

where  $I_{\text{LIM}(\text{primary})}$  is the maximum peak primary-side current.

In case of an overcurrent in the external MOSFET the current switching cycle is terminated and GATE is pulled low. The soft-start capacitor  $C_{SS}$  is discharged and after removal of the faulty condition the PWM is re-started through a regular soft start.

#### **PWM OSCILLATOR**

A default 250 kHz oscillator sets the switching frequency of the PWM controller. The frequency of the oscillator can be adjusted between 100 kHz and 400 kHz by an optional external resistor  $R_{\mbox{\scriptsize FREQ}}$  connected from the FREQ pin of the integrated circuit to  $V_{\mbox{\scriptsize IN}}.$ 

The appropriate switching frequency  $f_{\text{PWM}}$  can be calculated as shown below:

$$f_{PWM}[kHz] = \frac{47920}{R_{FREQ}[k\Omega]} + 4$$

where  $f_{PWM}$  is the PWM switching frequency and  $R_{FREQ}$  is the frequency adjusting resistor.

To use the default frequency of 250 kHz the FREQ pin can be connected to  $V_{\text{IN}}$  or can be left open.

# **RESET OUTPUT**

The RESET pin is an open drain output. The reset control circuit supervises the FB voltage and recognizes if the output

voltage is out of regulation. In this case the  $\overline{\text{RESET}}$  pin is pulled low.

The  $\overline{\text{RESET}}$  output can only be used in non-isolated applications.

There is a 20  $\mu$ s delay filter preventing erroneous  $\overline{\text{RESET}}$  output pulses. During soft-start,  $\overline{\text{RESET}}$  is held low.  $\overline{\text{RESET}}$  is released when the PWM controller is in regulation.

# **N-CHANNEL MOSFET GATE DRIVER**

GATE drives an N-channel MOSFET. GATE sources and sinks large transient currents up to 1.0 A to charge and discharge the MOSFET gate. The GATE output is supplied by the internal generated  $V_{\mbox{\scriptsize DD}}$  voltage, which is internally set to approximately 9.0 V.

For Power-over-Ethernet applications, the used MOSFET must be able to withstand a DC level of ~60 V plus the reflected voltage at the primary side of the transformer. This requires a MOSFET rated at 150 V or 200 V.

# **TYPICAL APPLICATIONS**

Please refer to application note AN3279 for further information of PD design and layout recommendations.



Figure 18. Isolated Flyback Converter with Bias Winding



Figure 19. Isolated Flyback Converter without Bias Winding



Figure 20. Isolated Forward Converter



Figure 21. Isolated Flyback with Primary Control



Figure 22. Non-Isolated Flyback Converter

# REFERENCE DOCUMENTS

**Table 11. Reference Documents** 

| Title                           | Literature Order Number | Publication Date |
|---------------------------------|-------------------------|------------------|
| IEEE Std 802.3af™-2003          | IEEE Std 802.3af™-2003  | 18 June 2003     |
| MC34670 Usage and Configuration | AN3279                  |                  |

# **PACKAGING**

# **PACKAGE DIMENSIONS**

For the most current package revision, visit **www.freescale.com** and perform a keyword search using the "98A" listed below.



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|--------------------|--------------|------------------|-------------|
| TITLE:                                               |                    | DOCUMENT NO  | ): 98ASB42343B   | REV: J      |
| 20LD SOIC W/B, 1.27 PITCH<br>CASE—OUTLINE            | CASE NUMBER        | R: 751D-07   | 23 MAR 2005      |             |
| CASE-001ETNE                                         |                    | STANDARD: JE | IDEC MS-013AC    |             |

EG SUFFIX (PB-FREE) 20-PIN PLASTIC PACKAGE 98ASB42343B ISSUE J

# **REVISION HISTORY**

| Revision | Date    | Description of Changes                                                                                                                                                                                                                                                                                                                                                |
|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0      | 8/2006  | Initial release                                                                                                                                                                                                                                                                                                                                                       |
| 2.0      | 9/2006  | Change to UVLO Hysteresis when set internally on page 6, Regulator Current Limitation (13) on page 7, OVLO Threshold, Rising on page 7, OVLO Threshold, Falling on page 7, Shutdown Threshold Voltages on page 7, and Default Clock Frequency (FREQ connected to VIN) on page 8                                                                                       |
|          |         | Changed Data Sheet category to "Advanced Information*"                                                                                                                                                                                                                                                                                                                |
| 3.0      | 12/2006 | <ul> <li>Typ and Max change to RCLA Reference Voltage (13.5 V ≤ V<sub>PORT</sub> ≤ 20 V) on page 6</li> <li>Deleted Oscillator Frequency Adjusting Resistor Range in Static Electrical Characteristics</li> </ul>                                                                                                                                                     |
|          |         | <ul> <li>Split Oscillator Frequent Range into two parameters, Oscillator Frequency Range, R<sub>FREQ</sub> = 121 kΩ on page 8 and Oscillator Frequency Range, R<sub>FREQ</sub> = 499 kΩ on page 8</li> <li>Added note to Duty Cycle Limit <sup>(14)</sup> on page 8, Blanking Time <sup>(14)</sup> on page 8, and Gain Bandwidth <sup>(14)</sup> on page 8</li> </ul> |
|          |         | <ul> <li>Changed nomenclature for Peak Package Reflow Temperature During Reflow <sup>(5)</sup>, <sup>(6)</sup> on page 5</li> </ul>                                                                                                                                                                                                                                   |
|          |         | Changed name and value for Thermal Shutdown Recovery Temperature on page 5                                                                                                                                                                                                                                                                                            |

#### How to Reach Us:

#### Home Page:

www.freescale.com

#### Web Support:

http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

#### For Literature Requests Only:

Freescale Semiconductor Literature Distribution Center P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© Freescale Semiconductor, Inc., 2006. All rights reserved.



MC34670 Rev. 3.0 12/2006