March 1991

# MM58248 High Voltage Display Driver

### **General Description**

The MM58248 is a monolithic MOS integrated circuit utilizing CMOS metal gate low threshold P- and N-channel devices. It is available both in 40-pin molded dual-in-line packages or as dice. The MM58248 is particularly suited for driving high voltage (60V max) vacuum fluorescent (VF) displays (e.g., a 5 x 7 dot matrix display).

### **Applications**

- COPS<sup>TM</sup> or microprocessor-driven display
- Instrumentation readouts
- Industrial control indicator
- Digital clock, thermostat, counter, voltmeter
- Word processor text displays
- Automotive dashboards

#### **Features**

- Direct interface to high voltage display
- Serial data input
- No external resistors required
- Wide display power supply operation
- LSTTL compatible inputs
- Software compatible with NS display driver family
- Compatible with alphanumeric or dot matrix displays
- No load signal required

### **Block Diagram**



COPS™ is a trademark of National Semiconductor Corporation.

RRD-B30M105/Printed in U. S. A.

### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

| Voltage at Any Input Pin   | $V_{\mbox{DD}}$ $+$ 0.3V to $V_{\mbox{SS}}$ $-$ 0.3V              |
|----------------------------|-------------------------------------------------------------------|
| Voltage at Any Display Pin | $V_{\mbox{\scriptsize DD}}$ to $V_{\mbox{\scriptsize DD}}-$ 62.5V |
| $V_{DD} +  V_{DIS} $       | 62.5V                                                             |
| Storage Temperature        | -65°C to +150°C                                                   |
| Power Dissipation at +25°C |                                                                   |
| Molded DIP Package, Board  | Mount 2.28W*                                                      |
| Molded DIP Package, Socke  | et Mount 2.05W**                                                  |

<sup>\*</sup>Molded DIP Package, Board Mount  $\theta_{\rm JA}=46^{\circ}{\rm C/W},$  Derate 21.7 mW/°C above  $+25^{\circ}{\rm C}.$ 

| Junction Temperature    | 130°C |
|-------------------------|-------|
| Lead Temperature        |       |
| (Soldering, 10 seconds) | 260°C |

| Operating Conditions                         |     |     |       |  |
|----------------------------------------------|-----|-----|-------|--|
|                                              | Min | Max | Units |  |
| Supply Voltage ( $V_{DD}$ )<br>$V_{SS} = 0V$ | 4.5 | 5.5 | ٧     |  |
| Display Voltage (V <sub>DIS</sub> )          | -55 | -25 | V     |  |
| Temperature Range                            | -40 | +85 | °C    |  |

### **DC Electrical Characteristics**

 $T_{A}=\,-40^{\circ}\text{C}$  to  $\,+\,85^{\circ}\text{C},\,V_{DD}=\,5\text{V}\,\pm0.5\text{V},\,V_{SS}=\,0\text{V}$  unless otherwise specified

| Symbol           | Parameter                                                  | Conditions                                                                      | Min              | Тур               | Max                  | Units          |
|------------------|------------------------------------------------------------|---------------------------------------------------------------------------------|------------------|-------------------|----------------------|----------------|
| I <sub>DD</sub>  | Power Supply Currents                                      | $V_{IN} = V_{SS}$ or $V_{DD}$ , $V_{SS} = 0V$ , $V_{DIS}$ Disconnected          |                  |                   | 150                  | μА             |
| I <sub>DIS</sub> |                                                            | $V_{DD} = 5.5V$ , $V_{SS} = 0V$ , $V_{DIS} = -55V$ , All Outputs Low            |                  |                   | 10                   | mA             |
| $V_{IL}$         | Input Logic Levels DATA IN, CLOCK Logic '0'                |                                                                                 |                  |                   | 0.8                  | V              |
| $V_{IH}$         | Input Logic Levels DATA IN, CLOCK Logic '1'                | (Note 1)                                                                        | 2.4              |                   |                      | V              |
| I <sub>IN</sub>  | Input Currents, DATA IN, CLOCK                             | $V_{IN} = 0V \text{ or } V_{DD}$                                                | -10              |                   | 10                   | μΑ             |
| C <sub>IN</sub>  | Input Capacitance, DATA IN, CLOCK                          |                                                                                 |                  |                   | 15                   | pF             |
| R <sub>OFF</sub> | Display Output Impedances<br>Output Off <i>(Figure 3a)</i> | $V_{DD} = 5.5V, V_{SS} = 0V$ $V_{DIS} = -25V$ $V_{DIS} = -40V$ $V_{DIS} = -55V$ | 60<br>70<br>80   |                   | 400<br>550<br>650    | kΩ<br>kΩ<br>kΩ |
| R <sub>ON</sub>  | Display Output Impedances<br>Output on (Figure 3b)         | $V_{DD} = 5.5V, V_{SS} = 0V$ $V_{DIS} = -25V$ $V_{DIS} = -40V$ $V_{DIS} = -55V$ |                  | 3.0<br>2.6<br>2.3 | 4.0<br>3.7<br>3.4    | kΩ<br>kΩ<br>kΩ |
| V <sub>DOL</sub> | Display Output<br>Low Voltage                              | $V_{DD} = 5.5V$ , $I_{OUT} = Open Circuit$ , $-55V \le V_{DIS} \le -25V$        | V <sub>DIS</sub> |                   | V <sub>DIS</sub> + 4 | V              |

Note 1: 74LSTTL V $_{OH}=$  2.7V @ I $_{OUT}=$   $-400~\mu A,$  TTL V $_{OH}=$  2.4V @ I $_{OUT}=$   $-400~\mu A.$ 

## AC Electrical Characteristics $T_{A}=-40^{\circ}C$ to $+85^{\circ}C,\,V_{DD}=5V\,\pm0.5V$

| Symbol          | Parameter             | Conditions    | Min | Тур | Max | Units |
|-----------------|-----------------------|---------------|-----|-----|-----|-------|
| f <sub>C</sub>  | Clock Input Frequency | (Notes 2, 3)  |     |     | 1.0 | MHz   |
| t <sub>H</sub>  | Clock Input High Time |               | 300 |     |     | ns    |
| tL              | Clock Input Low Time  |               | 300 |     |     | ns    |
| t <sub>DS</sub> | Data Input Setup Time | $C_L = 50 pF$ | 100 |     |     | ns    |
| t <sub>DH</sub> | Data Input Hold Time  |               | 100 |     |     | ns    |

Note 2: AC input waveform specification for test purposes:  $t_f$ ,  $t_f \le 20$  ns, f = 1 MHz, 50%  $\pm 10\%$  duty cycle.

Note 3: Clock input rise and fall times must not exceed 5  $\mu s.$ 

<sup>\*\*</sup>Molded DIP Package, Socket Mount,  $\theta_{\rm JA}=51^{\circ}{\rm C/W},$ Derate 19.6 mW/°C above +25°C.



See NS Package Number N40A
Order Number MM58248V
See NS Package Number V44A

#### FIGURE 2

### **Functional Description**

This product is specifically designed to drive multiplexed or non-multiplexed high voltage alphanumeric or dot matrix vacuum fluorescent (VF) displays. Character generation is done externally in the microprocessor, with a serial data path to the display driver. The MM58248 uses two signals, DATA IN and CLOCK, with a format of a leading '1' followed by the 35 data bits, hence allowing data transfer without an additional signal. A block diagram of the MM58248 is shown in *Figure 1*.

Figure 2 shows the pinout of the MM58248 device, where output 1 (pin 18) is equivalent to bit 1, i.e., the first bit of data to be loaded into the shift register following the start bit. A logic '1' at the input will turn on the corresponding display digit/segment/dot output.

A significant reduction in discrete board components can be achieved by the use of the MM58248, because external pull-down resistors are not required. Due to the nature of the output stage, both its on and off impedance values vary as a function of the display voltage applied. However, Figures 3a and 3b show that this output impedance will remain constant for a fixed value of display voltage.

Figure 4 demonstrates the critical timing requirements between CLOCK and DATA IN for the MM58248.

In Figure 5, a start bit of logic '1' precedes the 35 bits of data, each bit being accepted on the rising edge of CLOCK, i.e., a '0'-'1' transition. At the 36th clock, a LOAD signal is generated synchronously with the high state of the clock, thus loading the 35 bits of the shift register into the latches. At the low state of the clock, a RESET signal is generated, clearing all bits of the shift register for the next set of data. Hence, a complete set of 36 clock pulses is needed for the MM58248, or the shift register will not clear. To clear (reset) the display driver at 'power on' or any time, the following flushing routine may be used. Clock in 36 "zeroes", followed by a "one" (start bit), followed by 35 "zeroes". This procedure will completely blank the display. It is recommended to clear the driver at power on.

Figure 6 shows a schematic diagram of a microprocessorbased system where the MM58248 is used to provide the anode drive for a 32-digit 5 x 7 dot matrix vacuum fluorescent (VF) display. The grid drive in this example is provided by another member of the high voltage display driver family, namely the MM58241, which has the additional features of a BLANKING CONTROL pin, a DATA OUT pin, and an ENABLE (external load signal) pin.



# **Typical Applications** 32-DIGIT MULTIPLEXED 5×7 DOT MATRIX VACUUM FLUORESCENT (VF) DISPLAY 35 ANODES 32 GRIDS MM58248 DISPLAY DRIVER MM58241 DISPLAY DRIVER DATA 8 DATA 1 CLOCK 8 CLOCK 1 ENABLE 1 BLANK 1 DATA OUT 1 MICROPROCESSOR TL/F/5599-7 FIGURE 6. Microprocessor-Controlled Word Processor Physical Dimensions inches (millimeters) 2.043-2.070 (51.89-52.58) 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 22 21 0.062 (1.575) RAD 0.550 ±0.005 (13.970 ±0.127) (+)PIN NO. 1 IDENT 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 (14.73) MIN 0.030 0.050 (1.270) 0.600-0.620 (15.240-15.748) - <del>0.125-0.165</del> (3.175-4.191) 0.009-0.015 (0.229-0.381) 0.625 +0.025 -0.015 0.075 ±0.015 (1.905 ±0.381) (15.875 +0.635) -0.381) Molded Dual-In-Line Package (N) Order Number MM58248N NS Package Number N40A

### Physical Dimensions inches (millimeters) (Continued)



**NS Package Number V44A** 

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** 

National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

**National Semiconductor** Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80 **National Semiconductor** Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd.

Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor

Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications