# **PCF8534A** # Universal LCD driver for low multiplex rates Rev. 03 — 10 November 2008 Product data sheet ## 1. General description The PCF8534A is a peripheral device which interfaces to almost any LCD with low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 60 segments. In addition, the PCF8534A can be easily cascaded for larger LCD applications. The PCF8534A is compatible with most microprocessors or microcontrollers and communicates via a two-line bidirectional I<sup>2</sup>C-bus. Communication overheads are minimized using display RAM with auto-incremented addressing, hardware subaddressing and display memory switching (static and duplex drive modes). The PCF8534A complies with AEC-Q100 (automotive). #### 2. Features - Single-chip LCD controller and driver - Selectable backplane drive configurations: static or 2, 3 or 4 backplane multiplexing - 60 segment drives: - 30 8-segment numeric characters - ◆ 16 15-segment alphanumeric characters - Any graphics of up to 240 elements - Cascading supported for larger applications - 60 × 4-bit display data storage RAM - Wide LCD supply range: from 2.5 V for low threshold LCDs up to 6.5 V for guest-host LCDs and high threshold (automobile) twisted nematic LCDs - Internal LCD bias generation with voltage follower buffers - Selectable display bias configurations: static, $\frac{1}{2}$ or $\frac{1}{3}$ - Wide logic power supply range: from 1.8 V to 5.5 V - LCD and logic supplies may be separated - Low power consumption - 400 kHz I<sup>2</sup>C-bus interface - Compatible with any microprocessors or microcontrollers - No external components - Display memory bank switching in static and duplex drive modes - Auto-incremented display data loading - Versatile blinking modes - Silicon gate CMOS process #### Universal LCD driver for low multiplex rates # 3. Ordering information Table 1. Ordering information | Type number | Package | | | | | | | | |----------------|-----------|---------------------------------------------------------------------------|---------------|-----------|--|--|--|--| | | Name | Description | Delivery form | Version | | | | | | PCF8534AH/1 | LQFP80 | plastic low profile quad flat package;<br>80 leads; body 12 × 12 × 1.4 mm | tape and reel | SOT315-1 | | | | | | PCF8534AU/DA/1 | PCF8534AU | wire bond die; 76 bonding pads; $2.91 \times 2.62 \times 0.38$ mm | chip in tray | PCF8534AU | | | | | ## 4. Marking Table 2. Marking codes | Type number | Marking code | |----------------|--------------| | PCF8534AH/1 | PCF8534AH | | PCF8534AU/DA/1 | PC8534A-1 | # 5. Block diagram Universal LCD driver for low multiplex rates ## 6. Pinning information ## 6.1 Pinning #### Universal LCD driver for low multiplex rates #### Universal LCD driver for low multiplex rates ## 6.2 Pin description Table 3. Pin description | Symbol | Pin | | Description | | | | |------------|-----------------|---------------|-------------------------------------------------------|--|--|--| | | SOT315 Bare die | | | | | | | S31 to S59 | 1 to 29 | 44 to 72 | LCD segment output 31 to 59 | | | | | BP0 to BP3 | 30 to 33 | 73 to 76 | LCD backplane output 0 to 3 | | | | | n.c. | 34 to 37 | - | not connected | | | | | SDA | 38 | 1 | I <sup>2</sup> C-bus serial data input and output | | | | | SCL | 39 | 2 | I <sup>2</sup> C-bus serial clock input | | | | | CLK | 40 | 3 | external clock input and output | | | | | $V_{DD}$ | 41 | 4 | supply voltage | | | | | SYNC | 42 | 5 | cascade synchronization input and output (active LOW) | | | | | OSC | 43 | 6 | enable input for internal oscillator | | | | | A0 to A2 | 44 to 46 | 7 to 9 | subaddress counter input 0 to 2 | | | | | SA0 | 47 | 10 | I <sup>2</sup> C-bus slave address input 0 | | | | | $V_{SS}$ | 48 | 11 <u>[1]</u> | ground | | | | | $V_{LCD}$ | 49 | 12 | input of LCD supply voltage | | | | | S0 to S30 | 50 to 80 | 13 to 43 | LCD segment output 0 to 30 | | | | | | | | | | | | <sup>[1]</sup> The substrate (rear side of the die) is wired to $V_{SS}$ but should not be electrically connected. ## 7. Functional description The PCF8534A is a versatile peripheral device designed to interface any microprocessor or microcontroller to a wide variety of LCDs. It can directly drive any static or multiplexed LCD containing up to four backplanes and up to 60 segments. The display configurations possible with the PCF8534A depend on the number of active backplane outputs required. Display configuration selection is shown in <u>Table 4</u>. All of the display configurations can be implemented in the typical system shown in <u>Figure 4</u>. Table 4. Selection of display configurations | Backplanes | Segments | 7-segme | 7-segment numeric | | 14-segment numeric | | | |------------|----------|---------|-------------------|------------|--------------------|--------------|--| | | | Digits | Indicator symbols | Characters | Indicator symbols | | | | 4 | 240 | 30 | 30 | 16 | 16 | 240 (4 × 60) | | | 3 | 180 | 22 | 26 | 12 | 12 | 180 (3×60) | | | 2 | 120 | 15 | 15 | 8 | 8 | 120 (2 × 60) | | | 1 | 60 | 7 | 11 | 4 | 4 | 60 (1 × 60) | | #### Universal LCD driver for low multiplex rates The host microprocessor or microcontroller maintains the 2-line I<sup>2</sup>C-bus communication channel with the PCF8534A. Biasing voltages for the multiplexed LCD waveforms are generated internally, removing the need for an external bias generator. The internal oscillator is selected by connecting pin OSC to $V_{SS}$ . The only other connections required to complete the system are the power supplies (pins $V_{DD}$ , $V_{SS}$ and $V_{LCD}$ ) and the LCD panel selected for the application. #### 7.1 Power-on reset At power-on the PCF8534A resets to a default starting condition: - All backplane outputs are set to V<sub>LCD</sub> - All segment outputs are set to V<sub>LCD</sub> - The selected drive mode is: 1:4 multiplex with ½ bias - · Blinking is switched off - Input and output bank selectors are reset - The I<sup>2</sup>C-bus interface is initialized - The data pointer and the subaddress counter are cleared (set to logic 0) - The display is disabled Do not transfer data on the $I^2C$ -bus after a power-on for 1 ms to enable the reset action to complete. #### 7.2 LCD bias generator Fractional LCD biasing voltages are obtained from an internal voltage divider comprising three series resistors connected between pins $V_{LCD}$ and $V_{SS}$ . The center resistor is switched out of the circuit to provide the $\frac{1}{2}$ bias voltage level for the 1:2 multiplex configuration. #### 7.3 LCD voltage selector The LCD voltage selector coordinates the multiplexing of the LCD based on the selected LCD drive configuration. The operation of the voltage selector is controlled by mode set commands from the command decoder. ## Universal LCD driver for low multiplex rates 7 of 44 <u>Table 5</u> shows the biasing configurations applicable to the preferred operating modes together with the biasing characteristics as functions of $V_{oper}$ and the resulting discrimination ratios (D). A practical value for $V_{oper}$ is determined by equating $V_{off(RMS)}$ with a defined LCD threshold voltage ( $V_{th}$ ), typically when the LCD exhibits approximately 10 % contrast. In the static drive mode a suitable choice is $V_{oper} > 3V_{th}$ . Multiplex drive ratios of 1:3 and 1:4 with $\frac{1}{2}$ bias are possible but the discrimination and hence the contrast ratios are smaller e.g.: $$\sqrt{3} = 1.732$$ for 1:3 multiplex or $\left(\frac{\sqrt{21}}{3} = 1.528\right)$ for 1:4 multiplex The advantage of these modes is the reduction of the LCD full-scale voltage $V_{\text{oper}}$ as follows: • 1:3 multiplex (½ bias): $$V_{oper} = \sqrt{6} \times V_{off(RMS)} = 2.449 V_{off(RMS)}$$ • 1:4 multiplex (½ bias): $$V_{oper} = \left\lceil \frac{(4 \times \sqrt{3})}{3} \right\rceil = 2.309 V_{off(RMS)}$$ These compare with $V_{oper} = 3V_{off(RMS)}$ when $\frac{1}{3}$ bias is used. It should be noted that $V_{oper} = V_{LCD}$ . Table 5. Preferred LCD drive modes: summary of characteristics | LCD drive | Number of | | LCD bias configuration | $V_{off(RMS)}$ | $V_{on(RMS)}$ | $D = \frac{V_{on(RMS)}}{V_{off(RMS)}}$ | |-----------|------------|--------|------------------------|-----------------------|-----------------------|----------------------------------------| | mode | Backplanes | Levels | | $\overline{V_{oper}}$ | $\overline{V_{oper}}$ | | | static | 1 | 2 | static | 0 | 1 | ∞ | | 1:2 | 2 | 3 | 1/2 | 0.354 | 0.791 | 2.234 | | 1:2 | 2 | 4 | 1/3 | 0.333 | 0.745 | 2.237 | | 1:3 | 3 | 4 | 1/3 | 0.333 | 0.638 | 1.915 | | 1:4 | 4 | 4 | 1/3 | 0.333 | 0.577 | 1.732 | #### Universal LCD driver for low multiplex rates ## 7.4 LCD drive mode waveforms ## 7.4.1 Static drive mode The static LCD drive mode is used when a single backplane is provided in the LCD. Backplane and segment drive waveforms for this mode are shown in Figure 5. #### Universal LCD driver for low multiplex rates ## 7.4.2 1:2 Multiplex drive mode When two backplanes are provided in the LCD, the 1:2 multiplex mode applies. The PCF8534A allows the use of $\frac{1}{2}$ bias or $\frac{1}{3}$ bias in this mode as shown in Figure 6 and Figure 7. ## Universal LCD driver for low multiplex rates #### Universal LCD driver for low multiplex rates ## 7.4.3 1:3 Multiplex drive mode When three backplanes are provided in the LCD, the 1:3 multiplex drive mode applies, as shown in Figure 8. #### Universal LCD driver for low multiplex rates ## 7.4.4 1:4 Multiplex drive mode When four backplanes are provided in the LCD, the 1:4 multiplex drive mode applies, as shown in Figure 9. #### Universal LCD driver for low multiplex rates #### 7.5 Oscillator The internal logic and the LCD drive signals of the PCF8534A are timed by the frequency $f_{clk}$ , which equals either the built-in oscillator frequency $f_{osc}$ or the external clock frequency $f_{clk(ext)}$ . The clock frequency $f_{clk}$ determines the LCD frame frequency ( $f_{fr}$ ). #### 7.5.1 Internal clock The internal oscillator is enabled by connecting pin OSC to pin V<sub>SS</sub>. In this case, the output from pin CLK is the clock signal for any cascaded PCF8534A in the system. After power-on, SDA must be HIGH to guarantee that the clock starts. #### 7.5.2 External clock Connecting pin OSC to $V_{DD}$ enables an external clock source. Pin CLK becomes the external clock input. A clock signal must always be applied to the device, removing the clock can freeze the LCD in a DC state. #### 7.6 Timing The timing of the PCF8534A sequences the internal data flow of the device. This includes the transfer of display data from the display RAM to the display segment outputs. In cascaded applications, the synchronization signal (SYNC) maintains the correct timing relationship between all the PCF8534As in the system. The timing also generates the LCD frame frequency which is derived as an integer division of the clock frequency (see Table 6). When an external clock is used, the frame frequency is a fixed division of the internal clock or the frequency applied to pin CLK. Table 6. LCD frame frequencies | Frame frequency | Nominal frame frequency (Hz) | |-------------------------------|------------------------------| | $f_{fr} = \frac{f_{clk}}{24}$ | 64 | #### 7.7 Display register The display register holds the display data while the corresponding multiplex signals are generated. There is a one-to-one relationship between the data in the display register, the LCD segment outputs and one column of the display RAM. #### 7.8 Segment outputs The LCD drive section includes 60 segment outputs (S0 to S59) which must be connected directly to the LCD. The segment output signals are generated based on the multiplexed backplane signals and with data resident in the display register. When less than 60 segment outputs are required the unused segment outputs must be left open-circuit. #### Universal LCD driver for low multiplex rates #### 7.9 Backplane outputs The LCD drive section includes four backplane outputs: BP0 to BP3. The backplane output signals are generated based on the selected LCD drive mode. In 1:4 multiplex drive mode: BP0 to BP3 must be connected directly to the LCD. If less than four backplane outputs are required the unused outputs can be left as an open-circuit. - In 1:3 multiplex drive mode: BP3 carries the same signal as BP1, therefore these two adjacent outputs can be tied together to give enhanced drive capabilities. - In 1:2 multiplex drive mode: BP0 and BP2, BP1 and BP3 respectively carry the same signals and can also be paired to increase the drive capabilities. - In static drive mode: the same signal is carried by all four backplane outputs and they can be connected in parallel for very high drive requirements. ## 7.10 Display RAM The display RAM is static $60 \times 4$ -bit RAM which stores LCD data. Logic 1 in the RAM bit map indicates the on-state of the corresponding LCD segment, logic 0 indicates the off-state. There is a direct relationship between RAM addresses and the segment outputs and the individual bits of a RAM word and the backplane outputs. The first RAM row corresponds to the 60 segments operated with respect to backplane BP0 (see <u>Figure 10</u>). In multiplexed LCD applications, the segment data of rows 1 to 4 of the display RAM are time-multiplexed with BP0, BP1, BP2 and BP3, respectively. When display data is transmitted to the PCF8534A, the display bytes received are stored in the display RAM based on the selected LCD drive mode. Data is stored as it arrives and does not wait for the acknowledge cycle. Depending on the current multiplexer mode data is stored singularly, in pairs, triplets or quadruplets. In 1:2 multiplexer mode for example, RAM data is stored every second bit. An example of a 7-segment numeric display illustrating the storage order for all drive modes is shown in <a href="Figure 11">Figure 11</a>. The RAM storage organization applies equally to other LCD types. #### Universal LCD driver for low multiplex rates The following applies to Figure 11: - Static drive mode: the eight transmitted data bits are placed in row 0 to eight successive display RAM addresses. - 1:2 multiplex drive mode: the eight transmitted data bits are placed in row 0 and 1 to four successive display RAM addresses. - 1:3 multiplex drive mode: the eight transmitted data bits are placed in row 0, 1 and 2 to three successive addresses. However, bit 2 of the third address is left unchanged. This last bit can, if necessary, be controlled by an additional transfer to this address but avoid overriding adjacent data because full bytes are always transmitted. - 1:4 multiplex drive mode: the eight transmitted data bits are placed in row 0, 1, 2 and 3 to two successive display RAM addresses. #### 7.11 Data pointer The addressing mechanism for the display RAM is realized using the data pointer. This allows the loading of an individual display data byte or a series of display data bytes, into any location of the display RAM. The sequence commences with the initialization of the data pointer by the load data pointer command. After this, the data byte is stored starting at the display RAM address indicated by the data pointer (see <a href="Figure 11">Figure 11</a>). Once each byte is stored, the data pointer is automatically incremented based on the selected LCD configuration. The contents of the data pointer are incremented as follows: - In static drive mode by eight. - In 1:2 multiplex drive mode by four. - In 1:3 multiplex drive mode by three. - In 1:4 multiplex drive mode by two. If an I<sup>2</sup>C-bus data access terminates early, the state of the data pointer is unknown. Consequently, the data pointer must be rewritten prior to further RAM accesses. | drive mode | LCD segments | LCD backplanes | display RAM filling order | transmitted display byte | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------| | static | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | вро | bit/ 0 c BP 1 x x x x x x x x x x x x x x x x x x | MSB LSB | | 1:2<br>multiplex | $S_{n+1}$ $G_{n+2}$ $G_{n+3}$ $G_{n$ | BP0 BP1 | n n+1 n+2 n+3 bit/ 0 a f e d BP 1 b g c DP 2 x x x x 3 x x x x | MSB LSB | | 1:3<br>multiplex | S <sub>n+1</sub> — a b S <sub>n</sub> | BP0 BP1 BP2 | bit/ 0 b a f DP d e 2 c g x 3 x x x x | MSB LSB | | 1:4<br>multiplex | S <sub>n</sub> a b g g c DP | BP1 BP3 | n n+1 bit/ 0 a f BP 1 c e 2 b g 3 DP d | MSB LSB | x = data bit unchanged. Fig 11. Relationship between LCD layout, drive mode, display RAM storage order and display data transmitted over the I<sup>2</sup>C-bus #### Universal LCD driver for low multiplex rates ## 7.12 Subaddress counter The storage of display data is conditioned by the contents of the subaddress counter. Storage is allowed only when the contents of the subaddress counter agree with the hardware subaddress applied to A0, A1 and A2. The subaddress counter value is defined by the device select command (see <u>Table 12</u>). If the contents of the subaddress counter and the hardware subaddress do not agree then data storage is blocked but the data pointer will be incremented as if data storage had taken place. In cascaded applications each PCF8534A in the cascade must be addressed separately. Initially, the first PCF8534A is selected by sending the device select command matching the first device's hardware subaddress. Then the data pointer is set to the preferred display RAM address by sending the load data pointer command. Once the display RAM of the first PCF8534A has been written, the second PCF8534A is selected by sending the device select command again. This time however the command matches the second device's hardware subaddress. Next the load data pointer command is sent to select the preferred display RAM address of the second PCF8534A. This last step is very important because during writing data to the first PCF8534A, the data pointer of the second PCF8534A is incremented. In addition, the hardware subaddress should not be changed whilst the device is being accessed on the I<sup>2</sup>C-bus interface. #### 7.13 Output bank selector The output bank selector (see <u>Table 13</u>), selects one of the four bits per display RAM address for transfer to the display register. The actual bit selected depends on the LCD drive mode in operation and on the instant in the multiplex sequence. - In 1:4 multiplex mode: all RAM addresses of bit 0 are selected, followed sequentially by the contents of bit 1, bit 2 and then bit 3. - In 1:3 multiplex mode: bits 0, 1 and 2 are selected sequentially. - In 1:2 multiplex mode: bits 0 and 1 are selected. - In the static mode: bit 0 is selected. The SYNC signal resets these sequences to the following starting points: bit 3 for 1:4 multiplex, bit 2 for 1:3 multiplex, bit 1 for 1:2 multiplex and bit 0 for static mode. The PCF8534A includes a RAM bank switching feature in the static and 1:2 multiplex drive modes. In static drive mode, the bank select command may request the contents of bit 2 to be selected for display instead of the contents of bit 0. In 1:2 multiplex drive mode, the contents of bits 2 and 3 may be selected instead of bits 0 and 1. This enables preparation of display information in an alternative bank and the ability to switch to it once it has been assembled. #### 7.14 Input bank selector The input bank selector loads display data into the display RAM based on the selected LCD drive configuration. Using the bank select command, display data can be loaded in bit 2 into static drive mode or in bits 2 and 3 into 1:2 multiplex drive mode. The input bank selector functions independently to the output bank selector. 17 of 44 #### Universal LCD driver for low multiplex rates #### 7.15 Blinker The display blinking capabilities of the PCF8534A are very versatile. The whole display can be blinked at frequencies set by the blink select command (see <u>Table 14</u>). The blinking frequencies are fractions of the clock frequency. The ratios between the clock and blinking frequencies depend on the mode in which the device is operating (see <u>Table 7</u>). **Table 7. Blink frequencies** Assuming that $f_{clk} = 1536$ Hz. | Blink mode | Operating mode ratio | Blink frequency | |------------|------------------------------------|-----------------| | Off | - | Blinking off | | 1 | $f_{blink} = \frac{f_{clk}}{768}$ | 2 Hz | | 2 | $f_{blink} = \frac{f_{clk}}{1536}$ | 1 Hz | | 3 | $f_{blink} = \frac{f_{clk}}{3072}$ | 0.5 Hz | An additional feature is for the arbitrary selection of LCD segments to be blinked. This applies to the static and 1:2 multiplex drive modes and is implemented without any communication overheads. Using the output bank selector, the displayed RAM banks are exchanged with alternate RAM banks at the blinking frequency. This mode can also be specified by the blink select command. In the 1:3 and 1:4 multiplex modes, where no alternate RAM bank is available, groups of LCD segments can be blinked by selectively changing the display RAM data at fixed time intervals. If the entire display needs to be blinked at a frequency other than the nominal blinking frequency, this can be done using the mode set command to set and reset the display enable bit E at the required rate (see <u>Table 10</u>). #### 8. Basic architecture #### 8.1 Characteristics of the I<sup>2</sup>C-bus The I<sup>2</sup>C-bus provides bidirectional, two-line communication between different ICs or modules. The two lines are a Serial Data line (SDA) and a Serial Clock Line (SCL). When connected to the output stages of a device, both lines must be connected to a positive supply via a pull-up resistor. Data transfer is initiated only when the bus is not busy. #### 8.1.1 Bit transfer One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse. Changes in the data line at this time will be interpreted as a control signal. Bit transfer is illustrated in Figure 12. #### Universal LCD driver for low multiplex rates #### 8.1.1.1 START and STOP conditions Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW change of the data line, while the clock is HIGH, is defined as the START condition (S). A LOW-to-HIGH change of the data line, while the clock is HIGH, is defined as the STOP condition (P). The START and STOP conditions are illustrated in Figure 13. #### 8.1.2 System configuration A device generating a message is a 'transmitter' and a device receiving a message is the 'receiver'. The device that controls the message is the 'master' and the devices which are controlled by the master are the 'slaves'. The system configuration is illustrated in Figure 14. ## 8.1.3 Acknowledge The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of eight bits is followed by an acknowledge bit. The acknowledge bit is a HIGH level signal put on the bus by the transmitter during which time the master generates an extra acknowledge related clock pulse. #### Universal LCD driver for low multiplex rates - A slave receiver which is addressed must generate an acknowledge after the reception of each byte. - A master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter. - The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be taken into consideration). - A master receiver must signal an end-of-data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the master receiver must leave the data line HIGH during the 9th pulse to not acknowledge. The master will now generate a STOP condition. Acknowledgement on the I<sup>2</sup>C-bus is illustrated in Figure 15. #### 8.1.4 PCF8534A I<sup>2</sup>C-bus controller The PCF8534A acts as an $I^2$ C-bus slave receiver. It does not initiate $I^2$ C-bus transfers or transmit data to an $I^2$ C-bus master receiver. The only data output from the PCF8534A are the acknowledge signals of the selected devices. Device selection depends on the $I^2$ C-bus slave address, the transferred command data and the hardware subaddress. In single device application, the hardware subaddress inputs A0, A1 and A2 are normally tied to $V_{SS}$ which defines the hardware subaddress 0. In multiple device applications A0, A1 and A2 are tied to $V_{SS}$ or $V_{DD}$ using a binary coding scheme so that no two devices with a common $I^2C$ -bus slave address have the same hardware subaddress. #### 8.1.5 Input filters To enhance noise immunity in electrically adverse environments, RC low-pass filters are provided on the SDA and SCL lines. #### Universal LCD driver for low multiplex rates ## 8.2 I<sup>2</sup>C-bus protocol Two I<sup>2</sup>C-bus slave addresses (0111 000 and 0111 001) are reserved for the PCF8534A. The least significant bit of the slave address is bit $R/\overline{W}$ . The PCF8534A is a write-only device. It will not respond to a read access, so this bit should always be logic 0. The second bit of the slave address is defined by the level tied at input SA0. Two displays controlled by PCF8534A can be recognized on the same I<sup>2</sup>C-bus which allows: - Up to 16 PCF8534As on the same I<sup>2</sup>C-bus for very large LCD applications - The use of two types of LCD multiplex on the same I<sup>2</sup>C-bus The I<sup>2</sup>C-bus protocol is shown in <u>Figure 17</u>. The sequence is initiated with a START condition (S) from the I<sup>2</sup>C-bus master which is followed by one of the available PCF8534A slave addresses. All PCF8534As with the same SA0 level acknowledge in parallel to the slave address. All PCF8534As with the alternative SA0 level ignore the whole I<sup>2</sup>C-bus transfer. After acknowledgement, the control byte is sent defining if the next byte is RAM or command information. The control byte also defines if the next byte is a control byte or further RAM/command data (see <u>Figure 16</u> and <u>Table 8</u>). In this way it is possible to configure the device and then fill the display RAM with little overhead. Table 8. Load data pointer command bit description | Bit | Symbol | Value | Description | |--------|--------|-------------------|------------------------| | 7 | CO | | continue bit | | | 0 | last control byte | | | | | 1 | control bytes continue | | 6 | RS | | register selection | | | | 0 | command register | | | | 1 | data register | | 5 to 0 | - | | not relevant | The command bytes and control bytes are also acknowledged by all addressed PCF8534As connected to the bus. The display bytes are stored in the display RAM at the address specified by the data pointer and the subaddress counter. Both data pointer and subaddress counter are automatically updated. The acknowledgement after each byte is made only by the (A0, A1 and A2) addressed PCF8534A. After the last display byte, the I<sup>2</sup>C-bus master issues a STOP condition (P). Alternatively a START may be issued to RESTART I<sup>2</sup>C-bus access. #### Universal LCD driver for low multiplex rates #### 8.3 Command decoder The command decoder identifies command bytes that arrive on the I<sup>2</sup>C-bus. There are five commands: Table 9. Definition of commands | Command | Орсо | pcode | | | | | Reference | | | |-------------------|------|-------|----|----|----|----|-----------|-----|----------| | Mode set | 1 | 1 | 0 | 0 | Е | В | M1 | M0 | Table 10 | | Load data pointer | 0 | P6 | P5 | P4 | P3 | P2 | P1 | P0 | Table 11 | | Device select | 1 | 1 | 1 | 0 | 0 | A2 | A1 | A0 | Table 12 | | Bank select | 1 | 1 | 1 | 1 | 1 | 0 | I | 0 | Table 13 | | Blink select | 1 | 1 | 1 | 1 | 0 | Α | BF1 | BF0 | Table 14 | Table 10. Mode set command bit description | Bit | Symbol | Value | Description | |--------|--------|-------|-------------------------------------------------------------------------------------------------| | 7 to 4 | - | 1100 | fixed value | | 3 | Е | | display status | | | | | the possibility to disable the display allows implementation of blinking under external control | | | | 0 | disabled (blank) | | | | 1 | enable | | 2 | В | | LCD bias configuration | | | | 0 | $\frac{1}{3}$ bias | | | | 1 | $\frac{1}{2}$ bias | PCF8534A\_3 © NXP B.V. 2008. All rights reserved. ## Universal LCD driver for low multiplex rates 23 of 44 Table 10. Mode set command bit description ... continued | Bit | Symbol | Value | Description | |--------|---------------|-------|-----------------------------| | 1 to 0 | 1 to 0 M[1:0] | | LCD drive mode selection | | | | 01 | static; 1 backplane | | | | 10 | 1:2 multiplex; 2 backplanes | | | | 11 | 1:3 multiplex; 3 backplanes | | | | 00 | 1:4 multiplex; 4 backplanes | Table 11. Load data pointer command bit description See Section 7.11. | Bit | Symbol | Value | Description | |--------|--------|-------------------------|-------------------------------| | 7 | - | 0 | fixed value | | 6 to 0 | P[6:0] | 000 0000 to<br>011 1011 | 7-bit binary value of 0 to 59 | #### Table 12. Device select command bit description See Section 7.12. | Bit | Symbol | Value | Description | |--------|--------|------------|------------------------------| | 7 to 3 | - | 1 1100 | fixed value | | 2 to 0 | A[2:0] | 000 to 111 | 3-bit binary value of 0 to 7 | #### Table 13. Bank select command bit description See Section 7.10, Section 7.11, Section 7.12, Section 7.13 and Section 7.14. | Bit | Symbol | Value | Description | | | | | | | |--------|--------|---------|--------------------------------|----------------------------|--|--|--|--|--| | | | | Static | 1:2 multiplex[1] | | | | | | | 7 to 2 | - | 11 1110 | fixed value | | | | | | | | 1 | I | | input bank selection: storage | e of arriving display data | | | | | | | | | 0 | RAM bit 0 | RAM bits 0 and 1 | | | | | | | | | 1 | RAM bit 2 | RAM bits 2 and 3 | | | | | | | 0 | 0 | | output bank selection: retriev | val of LCD display data | | | | | | | | | 0 | RAM bit 0 | RAM bits 0 and 1 | | | | | | | | | 1 | RAM bit 2 | RAM bits 2 and 3 | | | | | | <sup>[1]</sup> The bank select command has no effect in 1:3 or 1:4 multiplex drive modes. ## Universal LCD driver for low multiplex rates Table 14. Blink select command bit description See Section 7.15. | Bit | Symbol | Value | Description | |--------|---------|--------|-------------------------------------------| | 7 to 3 | - | 1 1110 | fixed value | | 2 | А | | blink mode selection | | | | 0 | normal blinking <sup>[1]</sup> | | | | 1 | blinking by alternating display RAM banks | | 1 to 0 | BF[1:0] | | blink frequency selection | | | | 00 | off | | | | 01 | 1 | | | | 10 | 2 | | | | 11 | 3 | <sup>[1]</sup> Only normal blinking can be selected in multiplexer 1:3 or 1:4 drive modes. ## 8.4 Display controller The display controller executes the commands identified by the command decoder. It contains the status registers of the PCF8534A and coordinates their effects. The controller also loads display data into the display RAM as required by the storage order. ## Universal LCD driver for low multiplex rates # 9. Internal circuitry #### Universal LCD driver for low multiplex rates # 10. Limiting values #### **CAUTION** Static voltages across the liquid crystal display can build up when the LCD supply voltage $(V_{LCD})$ is on while the IC supply voltage $(V_{DD})$ is off, or vice versa. This may cause unwanted display artifacts. To avoid such artifacts, $V_{LCD}$ and $V_{DD}$ must be applied or removed together. Table 15. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------------|---------------------------------|------------|-------------------|-------|------| | $V_{DD}$ | supply voltage | | -0.5 | +6.5 | V | | $I_{DD}$ | supply current | | -50 | +50 | mA | | $V_{LCD}$ | LCD supply voltage | | -0.5 | +7.5 | V | | I <sub>DD(LCD)</sub> | LCD supply current | | -50 | +50 | mA | | I <sub>SS</sub> | ground supply current | | -50 | +50 | mA | | VI | input voltage | | [ <u>1]</u> -0.5 | +6.5 | V | | I <sub>I</sub> | input current | | <u>[1]</u> –10 | +10 | mA | | Vo | output voltage | | [ <u>1]</u> -0.5 | +6.5 | V | | | | | <u>[2]</u> –0.5 | +7.5 | V | | Io | output current | | <u>[1][2]</u> –10 | +10 | mA | | P <sub>tot</sub> | total power dissipation | | - | 400 | mW | | P/out | power dissipation per output | | - | 100 | mW | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | V <sub>esd</sub> | electrostatic discharge voltage | НВМ | <u>[3]</u> _ | ±2000 | V | | | | MM | <u>[4]</u> _ | ±200 | V | | | | CDM | <u>[5]</u> _ | ±2000 | V | | I <sub>lu</sub> | latch-up current | | <u>[6]</u> _ | 100 | mA | <sup>[1]</sup> Pins SDA, SCL, CLK, $\overline{\text{SYNC}}$ , SA0, OSC and A0 to A2. <sup>[2]</sup> Pins S0 to S59 and BP0 to BP3. <sup>[3]</sup> HBM: Human Body Model, according to JESD22-A114. <sup>[4]</sup> MM: Machine Model, according to JESD22-A115. <sup>[5]</sup> CDM: Charged Device Model, according to JESD22-C101. <sup>[6]</sup> Latch-up testing, according to JESD78. ## Universal LCD driver for low multiplex rates ## 11. Static characteristics Table 16. Static characteristics $V_{DD}$ = 1.8 V to 5.5 V; $V_{SS}$ = 0 V; $V_{LCD}$ = 2.5 V to 6.5 V; $T_{amb}$ = -40 °C to +85 °C; unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|---------------------------|----------------------------------------------------------------------------------------------|------------|-----------------------|-----|----------------|------| | Supplies | | | | | | | | | $V_{DD}$ | supply voltage | | | 1.8 | - | 5.5 | V | | $V_{LCD}$ | LCD supply voltage | | | 2.5 | - | 6.5 | V | | $I_{DD}$ | supply current | f <sub>clk</sub> = 1536 Hz | <u>[1]</u> | - | 8 | 20 | μΑ | | I <sub>DD(LCD)</sub> | LCD supply current | f <sub>clk</sub> = 1536 Hz | <u>[1]</u> | - | 24 | 60 | μΑ | | Logic | | | | | | | | | VI | input voltage | | | $V_{SS} - 0.5$ | | $V_{DD} + 0.5$ | V | | V <sub>IL</sub> | LOW-level input voltage | on pins CLK, $\overline{\text{SYNC}}$ , OSC, A0 to A2 and SA0 | | $V_{SS}$ | - | $0.3V_{DD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | on pins CLK, $\overline{\text{SYNC}}$ , OSC, A0 to A2 and SA0 | | 0.7V <sub>DD</sub> | - | $V_{DD}$ | V | | V <sub>POR</sub> | power-on reset voltage | | | 1.0 | 1.3 | 1.6 | V | | I <sub>OL</sub> | LOW-level output current | $V_{OL} = 0.4 \text{ V}$ ; $V_{DD} = 5 \text{ V}$ ; on pins CLK and $\overline{\text{SYNC}}$ | | 1 | - | - | mΑ | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = 4.6 \text{ V}; V_{DD} = 5 \text{ V}; \text{ on pin CLK}$ | | <b>–1</b> | - | - | mΑ | | IL | leakage current | $V_I = V_{DD}$ or $V_{SS}$ ; on pins SA0, A0 to A2 and CLK | | <b>–1</b> | - | +1 | μΑ | | | | $V_I = V_{DD}$ ; on pin OSC | | <b>–1</b> | - | +1 | μΑ | | Cı | input capacitance | | [2] | - | - | 7 | рF | | I <sup>2</sup> C-bus; | pins SDA and SCL | | | | | | | | VI | input voltage | | | V <sub>SS</sub> – 0.5 | - | 5.5 | V | | $V_{IL}$ | LOW-level input voltage | pin SCL | | $V_{SS}$ | - | $0.3V_{DD}$ | V | | | | pin SDA | | V <sub>SS</sub> | - | $0.2V_{DD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | | 0.7V <sub>DD</sub> | - | 5.5 | V | | I <sub>OL</sub> | LOW-level output current | $V_{OL} = 0.4 \text{ V}; V_{DD} = 5 \text{ V}; \text{ on pin SDA}$ | | 3 | - | - | mΑ | | IL | leakage current | $V_I = V_{DD}$ or $V_{SS}$ | | <b>–1</b> | - | +1 | μΑ | | Ci | input capacitance | | [2] | - | - | 7 | pF | | LCD outp | outs | | | | | | | | Output pi | ns BP0, BP1, BP2 and BP3 | | | | | | | | $V_{BP}$ | voltage on pin BP | C <sub>bpl</sub> = 35 nF | [3] | -100 | - | +100 | mV | | R <sub>BP</sub> | resistance on pin BP | V <sub>LCD</sub> = 5 V | <u>[4]</u> | - | 1.5 | 10 | kΩ | | Output pi | ns S0 to S59 | | | | | | | | Vs | voltage on pin S | C <sub>sgm</sub> = 35 nF | [5] | -100 | - | +100 | mV | | R <sub>S</sub> | resistance on pin S | V <sub>LCD</sub> = 5 V | [4] | - | 6.0 | 13.5 | kΩ | <sup>[1]</sup> LCD outputs are open circuit; inputs at $V_{SS}$ or $V_{DD}$ ; external clock with 50 % duty factor; $I^2C$ -bus inactive. PCF8534A\_3 © NXP B.V. 2008. All rights reserved. <sup>[2]</sup> Not tested, design specification only. <sup>[3]</sup> $C_{bpl} = backplane capacitance.$ <sup>[4]</sup> Outputs measured individually and sequentially. <sup>[5]</sup> $C_{sgm}$ = segment capacitance. ## Universal LCD driver for low multiplex rates # 12. Dynamic characteristics Table 17. Dynamic characteristics $V_{DD}$ = 1.8 V to 5.5 V; $V_{SS}$ = 0 V; $V_{LCD}$ = 2.5 V to 6.5 V; $T_{amb}$ = -40 °C to +85 °C; unless otherwise specified. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------|--------------------------------------------------|-----------------|----------------|------|------|------| | Clock | | | | | | | | Internal: out | tput pin CLK | | | | | | | f <sub>osc</sub> | oscillator frequency | $V_{DD} = 5 V$ | <u>[1]</u> 960 | 1536 | 3046 | Hz | | External: inp | put pin CLK | | | | | | | f <sub>clk(ext)</sub> | external clock frequency | $V_{DD} = 5 V$ | 797 | 1536 | 3046 | Hz | | t <sub>clk(H)</sub> | HIGH-level clock time | | 130 | - | - | μs | | t <sub>clk(L)</sub> | LOW-level clock time | | 130 | - | - | μs | | Synchroniz | zation: input pin SYNC | | | | | | | $t_{\text{PD}(\text{SYNC\_N})}$ | SYNC propagation delay | | - | 30 | - | ns | | t <sub>SYNC_NL</sub> | SYNC LOW time | | 1 | - | - | μs | | Outputs: pi | ins BP0 to BP3 and S0 to S59 | | | | | | | $t_{PD(drv)}$ | driver propagation delay | $V_{LCD} = 5 V$ | - | - | 30 | μs | | I <sup>2</sup> C-bus: tim | ning[ <u>2]</u> | | | | | | | Pin SCL | | | | | | | | f <sub>SCL</sub> | SCL frequency | | - | - | 400 | kHz | | $t_{LOW}$ | LOW period of the SCL clock | | 1.3 | - | - | μs | | t <sub>HIGH</sub> | HIGH period of the SCL clock | | 0.6 | - | - | μs | | Pin SDA | | | | | | | | t <sub>SU;DAT</sub> | data set-up time | | 100 | - | - | ns | | $t_{\text{HD;DAT}}$ | data hold time | | 0 | - | - | ns | | Pins SCL ar | nd SDA | | | | | | | t <sub>BUF</sub> | bus free time between a STOP and START condition | | 1.3 | - | - | μs | | t <sub>SU;STO</sub> | set-up time for STOP condition | | 0.6 | - | - | μs | | t <sub>HD;STA</sub> | hold time (repeated) START condition | | 0.6 | - | - | μs | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | | 0.6 | - | - | μs | | t <sub>r</sub> | rise time of both SDA and SCL signals | | - | - | 0.3 | μs | | t <sub>f</sub> | fall time of both SDA and SCL signals | | - | - | 0.3 | μs | | C <sub>b</sub> | capacitive load for each bus line | | - | - | 400 | pF | | t <sub>w(spike)</sub> | spike pulse width | | - | - | 50 | ns | <sup>[1]</sup> Typical output (duty cycle $\delta$ = 50 %). <sup>[2]</sup> All timing values are valid within the operating supply voltage and ambient temperature range and are referenced to V<sub>IL</sub> and V<sub>IH</sub> with an input voltage swing of V<sub>SS</sub> to V<sub>DD</sub>. ## Universal LCD driver for low multiplex rates ## Universal LCD driver for low multiplex rates # 13. Application information ## 13.1 Cascaded operation Large display configurations of up to 16 PCF8534As can be recognized on the same $I^2C$ -bus by using the 3-bit hardware subaddress (A0, A1 and A2) and the programmable $I^2C$ -bus slave address (SA0). Table 18. Addressing cascaded PCF8534A | Cluster | Bit SA0 | Pin A2 | Pin A1 | Pin A0 | Device | |---------|---------|--------|--------|--------|--------| | 1 | 0 | 0 | 0 | 0 | 0 | | | | 0 | 0 | 1 | 1 | | | | 0 | 1 | 0 | 2 | | | | 0 | 1 | 1 | 3 | | | | 1 | 0 | 0 | 4 | | | | 1 | 0 | 1 | 5 | | | | 1 | 1 | 0 | 6 | | | | 1 | 1 | 1 | 7 | | 2 | 1 | 0 | 0 | 0 | 8 | | | | 0 | 0 | 1 | 9 | | | | 0 | 1 | 0 | 10 | | | | 0 | 1 | 1 | 11 | | | | 1 | 0 | 0 | 12 | | | | 1 | 0 | 1 | 13 | | | | 1 | 1 | 0 | 14 | | | | 1 | 1 | 1 | 15 | If cascaded PCF8534As are synchronized, they can share the backplane signals from one of the devices in the cascade. This is cost-effective in large LCD applications because the backplane outputs of only one device need to be through-plated to the backplane electrodes of the display. The other PCF8534As in the cascade contribute additional segment outputs but their backplane outputs are left open-circuit (see <a href="Figure 21">Figure 21</a>). #### Universal LCD driver for low multiplex rates The SYNC line is provided to maintain the correct synchronization between all cascaded PCF8534As. Synchronization is guaranteed after a power-on reset. The only time that SYNC is likely to be needed is if synchronization is accidentally lost (e.g. by noise in adverse electrical environments or by defining a multiplex mode when PCF8534As with different SA0 levels are cascaded). SYNC is organized as an input/output pin. The output selection is realized as an open-drain driver with an internal pull-up resistor. A PCF8534A asserts the SYNC line at the onset of its last active backplane signal and monitors the SYNC line at all other times. If synchronization in the cascade is lost, it is restored by the first PCF8534A to assert SYNC. The timing relationship between the backplane waveforms and the SYNC signal for the various drive modes of the PCF8534A are shown in Figure 22. #### Universal LCD driver for low multiplex rates The contact resistance between the \$\overline{SYNC}\$ pins of cascaded devices must be controlled. If the resistance is too high, the device will not be able to synchronize properly. Table 19 shows the maximum contact resistance values. Table 19. SYNC contact resistance | Number of devices | Maximum contact resistance | |-------------------|----------------------------| | 2 | 6000 Ω | | 3 to 5 | 2200 Ω | | 6 to 10 | 1200 Ω | | 11 to 16 | 700 Ω | **PCF8534A NXP Semiconductors** #### Universal LCD driver for low multiplex rates ## 14. Package outline LQFP80: plastic low profile quad flat package; 80 leads; body 12 x 12 x 1.4 mm SOT315-1 | UNIT | max. | A <sub>1</sub> | A <sub>2</sub> | А3 | bp | С | ייים | E('') | е | HD | HE | L | Lp | V | w | У | ZD(') | ZE(') | θ | |------|------|----------------|----------------|------|--------------|--------------|--------------|--------------|-----|----------------|----------------|---|--------------|-----|------|-----|--------------|--------------|----------| | mm | 1.6 | 0.16<br>0.04 | 1.5<br>1.3 | 0.25 | 0.27<br>0.13 | 0.18<br>0.12 | 12.1<br>11.9 | 12.1<br>11.9 | 0.5 | 14.15<br>13.85 | 14.15<br>13.85 | 1 | 0.75<br>0.30 | 0.2 | 0.15 | 0.1 | 1.45<br>1.05 | 1.45<br>1.05 | 7°<br>0° | #### Note 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | | EUROPEAN | ISSUE DATE | | | | |----------|--------|--------|-------------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEDEC JEITA | | PROJECTION | ISSUE DATE | | | SOT315-1 | 136E15 | MS-026 | | | | <del>00-01-19</del><br>03-02-25 | | Fig 23. Package outline SOT315-1 (LQFP80) PCF8534A\_3 #### Universal LCD driver for low multiplex rates # 15. Bare die outline Fig 24. PCF8534AU die outline PCF8534A\_3 © NXP B.V. 2008. All rights reserved. ## Universal LCD driver for low multiplex rates Table 20. Bonding pad locations | Table 20. Bonding pad locations | | | | | |---------------------------------|-----|---------------|------------------|---------------------------------------------------| | Symbol | Pad | Coordina | tes <u>[1]</u> | Description | | | | <b>Χ (μm)</b> | <b>Υ (μm)</b> | | | SDA | 1 | -1384.4 | -280 | I <sup>2</sup> C-bus serial data input and output | | SCL | 2 | -1384.4 | -760.5 | I <sup>2</sup> C-bus serial clock input | | CLK | 3 | -1384.4 | -945 | external clock input and output | | $V_{DD}$ | 4 | -978.7 | -1238 | supply voltage | | SYNC | 5 | -829.3 | -1238 | cascade synchronization input and output | | osc | 6 | -714.3 | -1238 | enable input for internal oscillator | | A0 | 7 | -584.3 | -1238 | subaddress counter input | | A1 | 8 | -454.3 | -1238 | | | A2 | 9 | -324.3 | -1238 | | | SA0 | 10 | -194.3 | -1238 | I <sup>2</sup> C-bus slave address input 0 | | $V_{SS}$ | 11 | -64.3 | -1238 | ground | | $V_{LCD}$ | 12 | 68.7 | -1238 | input of LCD supply voltage | | S0 | 13 | 173.7 | -1238 | LCD segment output | | S1 | 14 | 253.7 | -1238 | | | S2 | 15 | 333.7 | -1238 | | | S3 | 16 | 413.7 | -1238 | | | S4 | 17 | 493.7 | -1238 | | | S5 | 18 | 573.7 | -1238 | | | S6 | 19 | 653.7 | -1238 | | | S7 | 20 | 733.7 | -1238 | | | S8 | 21 | 813.7 | -1238 | | | S9 | 22 | 893.7 | -1238 | | | S10 | 23 | 973.7 | -1238 | | | S11 | 24 | 1384.4 | -841 | | | S12 | 25 | 1384.4 | <del>-76</del> 1 | | | S13 | 26 | 1384.4 | -681 | | | S14 | 27 | 1384.4 | -601 | | | S15 | 28 | 1384.4 | -521 | | | S16 | 29 | 1384.4 | -441 | | | S17 | 30 | 1384.4 | -361 | | | S18 | 31 | 1384.4 | -281 | | | S19 | 32 | 1384.4 | -201 | | | S20 | 33 | 1384.4 | -121 | | | S21 | 34 | 1384.4 | -41 | | | S22 | 35 | 1384.4 | 39 | | | S23 | 36 | 1384.4 | 119 | | | S24 | 37 | 1384.4 | 301.6 | | | S25 | 38 | 1384.4 | 381.6 | | | S26 | 39 | 1384.4 | 461.6 | | | S27 | 40 | 1384.4 | 541.6 | | ## Universal LCD driver for low multiplex rates 36 of 44 Table 20. Bonding pad locations ...continued | Symbol | Pad | Coordina | tes <sup>[1]</sup> | Description | |--------|------|----------|--------------------|----------------------| | Symbol | i au | X (μm) | <b>Υ (μm)</b> | 2000 pilon | | S28 | 41 | 1384.4 | 621.6 | LCD segment output | | S29 | 42 | 1384.4 | 701.6 | - Sognient output | | S30 | 43 | 1384.4 | 781.6 | | | S31 | 44 | 896.5 | 1239.4 | | | S32 | 45 | 816.5 | 1239.4 | | | S33 | 46 | 736.5 | 1239.4 | | | S34 | 47 | 576.5 | 1239.4 | | | | | | | | | S35 | 48 | 496.5 | 1239.4 | | | S36 | 49 | 416.5 | 1239.4 | | | S37 | 50 | 336.5 | 1239.4 | | | S38 | 51 | 256.5 | 1239.4 | | | S39 | 52 | 176.5 | 1239.4 | | | S40 | 53 | 96.5 | 1239.4 | | | S41 | 54 | 16.5 | 1239.4 | | | S42 | 55 | -63.5 | 1239.4 | | | S43 | 56 | -143.5 | 1239.4 | | | S44 | 57 | -223.5 | 1239.4 | | | S45 | 58 | -303.5 | 1239.4 | | | S46 | 59 | -463.5 | 1239.4 | | | S47 | 60 | -543.5 | 1239.4 | | | S48 | 61 | -623.5 | 1239.4 | | | S49 | 62 | -703.5 | 1239.4 | | | S50 | 63 | -783.5 | 1239.4 | | | S51 | 64 | -1384.4 | 935 | | | S52 | 65 | -1384.4 | 855 | | | S53 | 66 | -1384.4 | 775 | | | S54 | 67 | -1384.4 | 695 | | | S55 | 68 | -1384.4 | 615 | | | S56 | 69 | -1384.4 | 535 | | | S57 | 70 | -1384.4 | 375 | | | S58 | 71 | -1384.4 | 295 | | | S59 | 72 | -1384.4 | 215 | | | BP0 | 73 | -1384.4 | 125 | LCD backplane output | | BP1 | 74 | -1384.4 | 45 | | | BP2 | 75 | -1384.4 | -35 | | | BP3 | 76 | -1384.4 | -115 | | | | | | | | <sup>[1]</sup> All coordinates are referenced in $\mu m$ to the center of the die (see Figure 24). ## Universal LCD driver for low multiplex rates Table 21. Alignment mark locations [1] | Symbol | <b>Χ (μm)</b> | <b>Υ (μm)</b> | |--------|---------------|---------------| | C1 | -1387 | 1190 | | C2 | 1335 | 1242 | | F | -1345 | -1173 | <sup>[1]</sup> All coordinates are referenced in $\mu m$ to the center of the die (see Figure 24). # 16. Handling information Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be completely safe you must take normal precautions appropriate to handling MOS devices; see *JESD625-A* and/or *IEC61340-5*. Universal LCD driver for low multiplex rates # 17. Packing information #### Universal LCD driver for low multiplex rates Table 22. Tray dimensions | Symbol | Description | Value | |--------|--------------------------------|---------| | A | pocket pitch in x direction | 5.5 mm | | В | pocket pitch in y direction | 4.9 mm | | С | pocket width in x direction | 3.08 mm | | D | pocket width in y direction | 2.79 mm | | E | tray width in x direction | 50.8 mm | | F | tray width in y direction | 50.8 mm | | N | number of pockets, x direction | 8 | | M | number of pockets, y direction | 9 | ## 18. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*. ## 18.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. #### 18.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - Board specifications, including the board finish, solder masks and vias - Package footprints, including solder thieves and orientation - The moisture sensitivity level of the packages #### Universal LCD driver for low multiplex rates - Package placement - Inspection and repair - · Lead-free soldering versus SnPb soldering ## 18.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities ## 18.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 28</u>) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 23 and 24 Table 23. SnPb eutectic process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | |------------------------|---------------------------------|-------|--| | | Volume (mm³) | | | | | < 350 | ≥ 350 | | | < 2.5 | 235 | 220 | | | ≥ 2.5 | 220 | 220 | | Table 24. Lead-free process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | | |------------------------|---------------------------------|-------------|--------|--| | | Volume (mm³) | | | | | | < 350 | 350 to 2000 | > 2000 | | | < 1.6 | 260 | 260 | 260 | | | 1.6 to 2.5 | 260 | 250 | 245 | | | > 2.5 | 250 | 245 | 245 | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 28. ## Universal LCD driver for low multiplex rates For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description". ## 19. Abbreviations Table 25. Abbreviations | Acronym | Description | |---------|-----------------------------------------| | CDM | Charged Device Model | | CMOS | Complementary Metal-Oxide Semiconductor | | ESD | ElectroStatic Discharge | | HBM | Human Body Model | | IC | Integrated Circuit | | LCD | Liquid Crystal Display | | MM | Machine Model | | RAM | Random Access Memory | ## Universal LCD driver for low multiplex rates # 20. Revision history ## Table 26. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |----------------|---------------------------------|-------------------------------|---------------------|-------------| | PCF8534A_3 | 20081110 | Product data sheet | - | PCF8534A_2 | | Modifications: | <ul> <li>Added bare</li> </ul> | die product and document sec | tions | | | PCF8534A_2 | 20080604 | Product data sheet | - | PCF8534A_1 | | Modifications: | <ul> <li>Changes in</li> </ul> | Section 7.10 on page 14 and S | ection 7.12 on page | <u>17</u> . | | | <ul> <li>Added Cauti</li> </ul> | on to Section 10 on page 26. | | | | | <ul> <li>Changed Fig</li> </ul> | jure 22 on page 32. | | | | PCF8534A_1 | 20080423 | Product data sheet | - | - | #### Universal LCD driver for low multiplex rates ## 21. Legal information #### 21.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 21.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 21.3 Disclaimers **General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. **Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Bare die — All die are tested on compliance with their related technical specifications as stated in this data sheet up to the point of wafer sawing and are handled in accordance with the NXP Semiconductors storage and transportation conditions. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There are no post-packing tests performed on individual die or wafers. NXP Semiconductors has no control of third party procedures in the sawing, handling, packing or assembly of the die. Accordingly, NXP Semiconductors assumes no liability for device functionality or performance of the die or systems after third party sawing, handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used All die sales are conditioned upon and subject to the customer entering into a written die sale agreement with NXP Semiconductors through its legal department #### 21.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. #### 22. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com PCF8534A\_3 © NXP B.V. 2008. All rights reserved. ## Universal LCD driver for low multiplex rates ## 23. Contents | 1 | General description | . 1 | |------------------|---------------------------------------------|----------| | 2 | Features | | | 3 | Ordering information | | | 4 | Marking | | | 5 | Block diagram | | | 6 | Pinning information | | | 6.1 | Pinning | | | 6.2 | Pin description | | | 7 | Functional description | | | 7.1 | Power-on reset | | | 7.1 | LCD bias generator | | | 7.3 | LCD voltage selector | | | 7.4 | LCD drive mode waveforms | | | 7.4.1 | Static drive mode | | | 7.4.2 | 1:2 Multiplex drive mode | | | 7.4.3 | 1:3 Multiplex drive mode | | | 7.4.4 | 1:4 Multiplex drive mode | 12 | | 7.5 | Oscillator | 13 | | 7.5.1 | Internal clock | 13 | | 7.5.2 | External clock | 13 | | 7.6 | Timing | 13 | | 7.7 | Display register | 13 | | 7.8 | Segment outputs | 13 | | 7.9 | Backplane outputs | 14 | | 7.10 | Display RAM | 14 | | 7.11 | Data pointer | 15 | | 7.12 | Subaddress counter | 17 | | 7.13 | Output bank selector | 17 | | 7.14<br>7.15 | Input bank selector | 17 | | | Blinker | 18 | | 8 | Basic architecture | 18 | | 8.1 | Characteristics of the I <sup>2</sup> C-bus | 18 | | 8.1.1 | Bit transfer | 18 | | 8.1.1.1<br>8.1.2 | START and STOP conditions | 19<br>19 | | 8.1.3 | System configuration | 19 | | 8.1.4 | PCF8534A I <sup>2</sup> C-bus controller | | | 8.1.5 | Input filters | | | 8.2 | I <sup>2</sup> C-bus protocol | | | 8.3 | Command decoder | 22 | | 8.4 | Display controller | 24 | | 9 | | 25 | | 10 | Limiting values | 26 | | 11 | Static characteristics | 27 | | | | | | 12 | Dynamic characteristics | | | 13 | Application information | 30 | | 13.1 | Cascaded operation | 30 | |----------------------------------|-----------------------------------------------------------------------------------|-----------------------| | 14 | Package outline | 33 | | 15 | Bare die outline | 34 | | 16 | Handling information | 37 | | 17 | Packing information | 38 | | 18 | Soldering of SMD packages | 39 | | 18.1 | Introduction to soldering | 39 | | 18.2 | Wave and reflow soldering | 39 | | 18.3 | Wave soldering | 40 | | 18.4 | Reflow soldering | 40 | | | | | | 19 | Abbreviations | 41 | | 19<br>20 | Abbreviations Revision history | 41<br>42 | | . • | | | | 20 | Revision history | 42 | | 20<br>21 | Revision history Legal information | 42<br>43 | | 20<br>21<br>21.1 | Revision history Legal information Data sheet status | <b>42 43</b> 43 | | 20<br>21<br>21.1<br>21.2 | Revision history Legal information Data sheet status Definitions | <b>42 43</b> 43 43 | | 20<br>21<br>21.1<br>21.2<br>21.3 | Revision history Legal information Data sheet status Definitions Disclaimers. | <b>42 43</b> 43 43 43 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2008. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 10 November 2008 Document identifier: PCF8534A\_3