CY7C1350G

# 4-Mbit (128K x 36) Pipelined SRAM with NoBL ${ }^{\text {TM }}$ Architecture 

## Features

- Pin compatible and functionally equivalent to $Z_{B T}{ }^{T M}$ devices
- Internally self-timed output buffer control to eliminate the need to use OE
- Byte Write capability
- 128K x 36 common I/O architecture
- 3.3V power supply ( $\mathrm{V}_{\mathrm{DD}}$ )
- 2.5V/3.3V I/O power supply ( $\mathrm{V}_{\mathrm{DDQ}}$ )
- Fast clock-to-output times
- 2.6 ns (for $\mathbf{2 5 0 - M H z}$ device)
- Clock Enable ( $\overline{\mathrm{CEN}}$ ) pin to suspend operation
- Synchronous self-timed writes
- Asynchronous output enable ( $\overline{\mathrm{OE})}$
- Available in lead-free 100-Pin TQFP package, lead-free and non-lead-free 119-Ball BGA package
- Burst Capability—linear or interleaved burst order
- "ZZ" Sleep mode option


## Functional Description ${ }^{[1]}$

The CY7C1350G is a $3.3 \mathrm{~V}, 128 \mathrm{~K} \times 36$ synchronous-pipelined Burst SRAM designed specifically to support unlimited true back-to-back Read/Write operations without the insertion of wait states. The CY7C1350G is equipped with the advanced No Bus Latency ${ }^{\text {TM }}$ ( $\mathrm{NoBL}^{\text {TM }}$ ) logic required to enable consecutive Read/Write operations with data being transferred on every clock cycle. This feature dramatically improves the throughput of the SRAM, especially in systems that require frequent Write/Read transitions.
All synchronous inputs pass through input registers controlled by the rising edge of the clock. All data outputs pass through output registers controlled by the rising edge of the clock. The clock input is qualified by the Clock Enable (CEN) signal, which, when deasserted, suspends operation and extends the previous clock cycle. Maximum access delay from the clock rise is 2.6 ns ( $250-\mathrm{MHz}$ device)
Write operations are controlled by the four Byte Write Select $\left(\mathrm{BW}_{[\mathrm{A}: \mathrm{D}]}\right)$ and a Write Enable (WE) input. All writes are conducted with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables ( $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ ) and an asynchronous Output Enable (OE) provide for easy bank selection and output tri-state control. In order to avoid bus contention, the output drivers are synchronously tri-stated during the data portion of a write sequence.


Note:

[^0]CY7C1350G
Selection Guide

|  | $\mathbf{2 5 0} \mathbf{~ M H z}$ | $\mathbf{2 0 0} \mathbf{~ M H z}$ | $\mathbf{1 6 6} \mathbf{~ M H z}$ | $\mathbf{1 3 3} \mathbf{~ M H z}$ | $\mathbf{1 0 0} \mathbf{~ M H z}$ | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Access Time | 2.6 | 2.8 | 3.5 | 4.0 | 4.5 | ns |
| Maximum Operating Current | 325 | 265 | 240 | 225 | 205 | mA |
| Maximum CMOS Standby Current | 40 | 40 | 40 | 40 | 40 | mA |

## Pin Configurations

100-Pin TQFP Pinout


Pin Configurations (continued)

## 119-Ball BGA Pinout

|  | 1 | 2 | 3 | 4 | 5 | 6 | 7 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | $\mathrm{V}_{\text {DDQ }}$ | A | A | NC/18M | A | A | $\mathrm{V}_{\mathrm{DDQ}}$ |
| B | NC/576M | $\mathrm{CE}_{2}$ | A | ADV/ $\overline{\mathrm{LD}}$ | A | $\overline{\mathrm{CE}}_{3}$ | NC |
| C | NC/1G | A | A | $V_{\text {DD }}$ | A | A | NC |
| D | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQP}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{SS}}$ | NC | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQP}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| E | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{CE}}_{1}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| F | $\mathrm{V}_{\text {DDQ }}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{OE}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{V}_{\text {DDQ }}$ |
| G | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $\overline{\mathrm{BW}}_{\mathrm{C}}$ | NC/9M | $\overline{\mathrm{BW}}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| H | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{DQ}_{\mathrm{C}}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\overline{\mathrm{WE}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{B}}$ | $\mathrm{DQ}_{\mathrm{B}}$ |
| J | $\mathrm{V}_{\mathrm{DDQ}}$ | $V_{D D}$ | $\mathrm{V}_{\mathrm{SS}}$ | $\mathrm{V}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {SS }}$ | $V_{\text {DD }}$ | $\mathrm{V}_{\mathrm{DDQ}}$ |
| K | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{V}_{S S}$ | CLK | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| L | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $\overline{\mathrm{BW}}_{\mathrm{D}}$ | NC | $\overline{\mathrm{BW}}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| M | $\mathrm{V}_{\mathrm{DDQ}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{V}_{\text {SS }}$ | $\overline{\mathrm{CEN}}$ | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{V}_{\mathrm{DDQ}}$ |
| N | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{V}_{\mathrm{SS}}$ | A1 | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQ}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| P | $\mathrm{DQ}_{\mathrm{D}}$ | $\mathrm{DQP}_{\mathrm{D}}$ | $\mathrm{V}_{\text {SS }}$ | A0 | $\mathrm{V}_{\text {SS }}$ | $\mathrm{DQP}_{\mathrm{A}}$ | $\mathrm{DQ}_{\mathrm{A}}$ |
| R | NC/144M | A | MODE | $\mathrm{V}_{\mathrm{DD}}$ | NC | A | NC/288M |
| T | NC | NC/72M | A | A | A | NC/36M | ZZ |
| U | $\mathrm{V}_{\mathrm{DDQ}}$ | NC | NC | NC | NC | NC | $\mathrm{V}_{\mathrm{DDQ}}$ |

## Pin Definitions

| Name | I/O | Description |
| :---: | :---: | :---: |
| A0, A1, A | InputSynchronous | Address Inputs used to select one of the 128 K address locations. Sampled at the rising edge of the CLK. $\mathrm{A}_{[1: 0]}$ are fed to the two-bit burst counter. |
| $\overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{D}]}$ | InputSynchronous | Byte Write Inputs, active LOW. Qualified with $\overline{\mathrm{WE}}$ to conduct writes to the SRAM. Sampled on the rising edge of CLK. |
| $\overline{\text { WE }}$ | InputSynchronous | Write Enable Input, active LOW. Sampled on the rising edge of CLK if $\overline{\mathrm{CEN}}$ is active LOW. This signal must be asserted LOW to initiate a write sequence. |
| ADV/ $\overline{\mathrm{LD}}$ | InputSynchronous | Advance/Load Input. Used to advance the on-chip address counter or load a new address. When HIGH (and CEN is asserted LOW) the internal burst counter is advanced. When LOW, a new address can be loaded into the device for an access. After being deselected, ADV/LD should be driven LOW in order to load a new address. |
| CLK | Input-Clock | Clock Input. Used to capture all synchronous inputs to the device. CLK is qualified with $\overline{\mathrm{CEN}}$. CLK is only recognized if CEN is active LOW. |
| $\overline{\mathrm{CE}}_{1}$ | InputSynchronous | Chip Enable 1 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{2}$ and $\overline{\mathrm{CE}}_{3}$ to select/deselect the device. |
| $\mathrm{CE}_{2}$ | InputSynchronous | Chip Enable 2 Input, active HIGH. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{1}$ and $\mathrm{CE}_{3}$ to select/deselect the device. |
| $\overline{\mathrm{CE}}_{3}$ | InputSynchronous | Chip Enable 3 Input, active LOW. Sampled on the rising edge of CLK. Used in conjunction with $\mathrm{CE}_{1}$ and $\mathrm{CE}_{2}$ to select/deselect the device. |
| $\overline{\mathrm{OE}}$ | InputAsynchronous | Output Enable, asynchronous input, active LOW. Combined with the synchronous logic block inside the device to control the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tri-stated, and act as input data pins. OE is masked during the data portion of a write sequence, during the first clock when emerging from a deselected state, when the device has been deselected. |
| $\overline{\text { CEN }}$ | InputSynchronous | Clock Enable Input, active LOW. When asserted LOW the Clock signal is recognized by the SRAM. When deasserted HIGH the Clock signal is masked. Since deasserting CEN does not deselect the device, CEN can be used to extend the previous cycle when required. |

Pin Definitions (continued)

| Name | 1/0 | Description |
| :---: | :---: | :---: |
| ZZ | InputAsynchronous | ZZ "sleep" Input. This active HIGH input places the device in a non-time critical "sleep" condition with data integrity preserved.During normal operation, this pin has to be low or left floating. ZZ pin has an internal pull-down. |
| DQs | I/O- <br> Synchronous | Bidirectional Data I/O Lines. As inputs, they feed into an on-chip data register that is triggered by the rising edge of CLK. As outputs, they deliver the data contained in the memory location specified by the address during the clock rise of the read cycle. The direction of the pins is controlled by $\overline{\mathrm{OE}}$ and the internal control logic. When $\overline{\mathrm{OE}}$ is asserted LOW, the pins can behave as outputs. When HIGH, DQ ${ }_{S}$ and DQP $_{\mathrm{X}}$ are placed in a tri-state condition. The outputs are automatically tri-stated during the data portion of a write sequence, during the first clock when emerging from a deselected state, and when the device is deselected, regardless of the state of $\overline{\mathrm{OE}}$. |
| $\mathrm{DQP}_{[A: D]}$ | I/O- <br> Synchronous | Bidirectional Data Parity I/O Lines. Functionally, these signals are identical to $\mathrm{DQ}_{\mathrm{s}}$. During write sequences, $\mathrm{DQP}_{[\mathrm{A}: \mathrm{D}]}$ is controlled by $\overline{\mathrm{BW}}_{[\mathrm{A}: \mathrm{D}]}$ correspondingly. |
| MODE | Input Strap pin | Mode Input. Selects the burst order of the device. When tied to GND selects linear burst sequence. When tied to VDD or left floating selects interleaved burst sequence. |
| $\mathrm{V}_{\mathrm{DD}}$ | Power Supply | Power supply inputs to the core of the device. |
| $\mathrm{V}_{\text {DDQ }}$ | I/O Power Supply | Power supply for the I/O circuitry. |
| $\mathrm{V}_{\text {SS }}$ | Ground | Ground for the device. |
| NC |  | No Connects. Not internally connected to the die. 9M, 18M, 36M, 72M, 144M and 288M are address expansion pins in this device and will be used as address pins in their respective densities. |

## Functional Overview

The CY7C1350G is a synchronous-pipelined Burst SRAM designed specifically to eliminate wait states during Write/Read transitions. All synchronous inputs pass through input registers controlled by the rising edge of the clock. The clock signal is qualified with the Clock Enable input signal ( $\overline{\mathrm{CEN}}$ ). If $\overline{\mathrm{CEN}}$ is HIGH, the clock signal is not recognized and all internal states are maintained. All synchronous operations are qualified with $\overline{C E N}$. All data outputs pass through output registers controlled by the rising edge of the clock. Maximum access delay from the clock rise ( $\mathrm{t}_{\mathrm{co}}$ ) is $2.6 \mathrm{~ns}(250-\mathrm{MHz}$ device).
Accesses can be initiated by asserting all three Chip Enables $\left(\overline{C E}_{1}, C E_{2}, \overline{C E}_{3}\right)$ active at the rising edge of the clock. If Clock Enable ( $\overline{\mathrm{CEN}}$ ) is active LOW and ADV/ $\overline{\mathrm{LD}}$ is asserted LOW, the address presented to the device will be latched. The access can either be a read or write operation, depending on the status of the Write Enable ( $\overline{\mathrm{WE}}$ ). $\mathrm{BW}_{[\mathrm{A}: D]}$ can be used to conduct Byte Write operations.
Write operations are qualified by the Write Enable ( $\overline{\mathrm{WE}}$ ). All writes are simplified with on-chip synchronous self-timed write circuitry.
Three synchronous Chip Enables ( $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}, \overline{\mathrm{CE}}_{3}$ ) and an asynchronous Output Enable ( $\overline{\mathrm{OE})}$ simplify depth expansion. All operations (Reads, Writes, and Deselects) are pipelined. ADV/LD should be driven LOW once the device has been deselected in order to load a new address for the next operation.

## Single Read Accesses

A read access is initiated when the following conditions are satisfied at clock rise: (1) $\overline{\mathrm{CEN}}$ is asserted LOW, (2) $\overline{\mathrm{CE}}_{1}, \mathrm{CE}_{2}$, and $\overline{C E}_{3}$ are ALL asserted active, (3) the Write Enable input signal $\overline{\text { WE }}$ is deasserted HIGH, and (4) ADV/LD is asserted LOW. The address presented to the address inputs is latched into the Address Register and presented to the memory core
and control logic. The control logic determines that a read access is in progress and allows the requested data to propagate to the input of the output register. At the rising edge of the next clock the requested data is allowed to propagate through the output register and onto the data bus, provided $\overline{\mathrm{OE}}$ is active LOW. After the first clock of the read access the output buffers are controlled by $\overline{\mathrm{OE}}$ and the internal control logic. $\overline{\mathrm{OE}}$ must be driven LOW in order for the device to drive out the requested data. During the second clock, a subsequent operation (Read/Write/Deselect) can be initiated. Deselecting the device is also pipelined. Therefore, when the SRAM is deselected at clock rise by one of the chip enable signals, its output will tri-state following the next clock rise.

## Burst Read Accesses

The CY7C1350G has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four Reads without reasserting the address inputs. ADV/LD must be driven LOW in order to load a new address into the SRAM, as described in the Single Read Access section above. The sequence of the burst counter is determined by the MODE input signal. A LOW input on MODE selects a linear burst mode, a HIGH selects an interleaved burst sequence. Both burst counters use A0 and A1 in the burst sequence, and will wrap around when incremented sufficiently. A HIGH input on ADV/LD will increment the internal burst counter regardless of the state of chip enables inputs or $\overline{\mathrm{WE}} . \overline{\mathrm{WE}}$ is latched at the beginning of a burst cycle. Therefore, the type of access (Read or Write) is maintained throughout the burst sequence.

## Single Write Accesses

Write accesses are initiated when the following conditions are satisfied at clock rise: (1) $\overline{C E N}$ is asserted LOW, (2) $\overline{C E}_{1}, \mathrm{CE}_{2}$, and $\overline{\mathrm{CE}}_{3}$ are ALL asserted active, and (3) the Write signal WE is asserted LOW. The address presented to the address inputs is loaded into the Address Register. The write signals are latched into the Control Logic block.

On the subsequent clock rise the data lines are automatically tri-stated regardless of the state of the $\overline{\mathrm{OE}}$ input signal. This allows the external logic to present the data on DQs and $\mathrm{DQP}_{[\mathrm{A}: \mathrm{DJ}}$. In addition, the address for the subsequent access (Read/Write/Deselect) is latched into the Address Register (provided the appropriate control signals are asserted).
On the next clock rise the data presented to DQs and DQP ${ }_{[A: D]}$ (or a subset for Byte Write operations, see Write Cycle Description table for details) inputs is latched into the device and the write is complete.
The data written during the Write operation is controlled by $\overline{B W}_{[A: D]}$ signals. The CY7C1350G provides byte write capability that is described in the Write Cycle Description table. Asserting the Write Enable input (WE) with the selected Byte Write Select ( $\overline{B W}_{[A: D]}$ ) input will selectively write to only the desired bytes. Bytes not selected during a Byte Write operation will remain unaltered. A synchronous self-timed write mechanism has been provided to simplify the write operations. Byte write capability has been included in order to greatly simplify Read/Modify/Write sequences, which can be reduced to simple byte write operations.
Because the CY7C1350G is a common I/O device, data should not be driven into the device while the outputs are active. The Output Enable ( $\overline{\mathrm{OE}}$ ) can be deasserted HIGH before presenting data to the DQs and $\mathrm{DQP}_{[\mathrm{A}: \mathrm{D}]}$ inputs. Doing so will tri-state the output drivers. As a safety precaution, DQs and $\operatorname{DQP}_{[\mathrm{A}: \mathrm{D}]}$ are automatically tri-stated during the data portion of a write cycle, regardless of the state of OE.

## Burst Write Accesses

The CY7C1350G has an on-chip burst counter that allows the user the ability to supply a single address and conduct up to four Write operations without reasserting the address inputs. ADV/LD must be driven LOW in order to load the initial address, as described in the Single Write Access section above. When ADV/LD is driven HIGH on the subsequent clock rise, the chip enables $\left(\mathrm{CE}_{1}, C E_{2}\right.$, and $\left.\mathrm{CE}_{3}\right)$ and WE inputs are
ignored and the burst counter is incremented. The correct $\overline{\mathrm{BW}}_{[\mathrm{A}: D]}$ inputs must be driven in each cycle of the burst write in order to write the correct bytes of data.

## Sleep Mode

The ZZ input pin is an asynchronous input. Asserting ZZ places the SRAM in a power conservation "sleep" mode. Two clock cycles are required to enter into or exit from this "sleep" mode. While in this mode, data integrity is guaranteed. Accesses pending when entering the "sleep" mode are not considered valid nor is the completion of the operation guaranteed. The device must be deselected prior to entering the "sleep" mode. $\mathrm{CE}_{1}, \mathrm{CE}_{2}$, and $\mathrm{CE}_{3}$, must remain inactive for the duration of $\mathrm{t}_{\text {ZZREC }}$ after the ZZ input returns LOW.

## Interleaved Burst Address Table (MODE = Floating or $\mathrm{V}_{\mathrm{DD}}$ )

| First Address <br> A1, A0 | Second <br> Address <br> A1, A0 | Third <br> Address <br> A1, A0 | Fourth <br> Address <br> A1, A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 00 | 11 | 10 |
| 10 | 11 | 00 | 01 |
| 11 | 10 | 01 | 00 |

Linear Burst Address Table (MODE = GND)

| First Address <br> A1, A0 | Second <br> Address <br> A1, A0 | Third <br> Address <br> A1, A0 | Fourth <br> Address <br> A1, A0 |
| :---: | :---: | :---: | :---: |
| 00 | 01 | 10 | 11 |
| 01 | 10 | 11 | 00 |
| 10 | 11 | 00 | 01 |
| 11 | 00 | 01 | 10 |

Truth Table ${ }^{[2,3,4,5,6,7,8]}$

| Operation | Address Used | $\overline{\mathrm{CE}}$ | ZZ | ADVILD | $\overline{\text { WE }}$ | $\overline{B W}_{\text {x }}$ | $\overline{\mathrm{OE}}$ | $\overline{\text { CEN }}$ | CLK | DQ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Deselect Cycle | None | H | L | L | X | X | X | L | L-H | Tri-State |
| Continue Deselect Cycle | None | X | L | H | X | X | X | L | L-H | Tri-State |
| Read Cycle (Begin Burst) | External | L | L | L | H | X | L | L | L-H | Data Out (Q) |
| Read Cycle (Continue Burst) | Next | X | L | H | X | X | L | L | L-H | Data Out (Q) |
| NOP/Dummy Read (Begin Burst) | External | L | L | L | H | X | H | L | L-H | Tri-State |
| Dummy Read (Continue Burst) | Next | X | L | H | X | X | H | L | L-H | Tri-State |
| Write Cycle (Begin Burst) | External | L | L | L | L | L | X | L | L-H | Data In (D) |
| Write Cycle (Continue Burst) | Next | X | L | H | X | L | X | L | L-H | Data In (D) |

## Notes:

2. $\mathrm{X}=$ "Don't Care." H = Logic HIGH, L = Logic LOW. $\overline{\mathrm{CE}}$ stands for ALL Chip Enables active. $\overline{\mathrm{BW}}_{\mathrm{X}}=\mathrm{L}$ signifies at least one Byte Write Select is active, $\overline{B W}_{\mathrm{X}}=$ Valid signifies that the desired byte write selects are asserted, see Write Cycle Description table for details.
3. Write is defined by $\overline{B W}_{X}$, and $\overline{W E}^{\text {. See Write Cycle Descriptions table. }}$
4. When a write cycle is detected, all DQs are tri-stated, even during byte writes.
5. The DQ and DQP pins are controlled by the current cycle and the OE signal. OE is asynchronous and is not sampled with the clock.
6. $\overline{C E N}=H$, inserts wait states.
7. Device will power-up deselected and the DQs in a tri-state condition, regardless of $\overline{\mathrm{OE}}$.
8. $\overline{\mathrm{OE}}$ is asynchronous and is not sampled with the clock rise. It is masked internally during write cycles. During a read cycle $\mathrm{DQs}^{\text {and }} \mathrm{DQP}_{[\mathrm{A}: \mathrm{D}]}=\operatorname{tri}^{\text {state }}$ when OE is inactive or when the device is deselected, and DQs and $\mathrm{DQP}_{[\mathrm{A}: \mathrm{D}]}=$ data when OE is active.

Truth Table ${ }^{[2,3,4,5,6,7,8]}$ (continued)

| Operation | Address Used | $\overline{\mathbf{C E}}$ | $\mathbf{Z Z}$ | ADVI $\overline{\mathbf{D}}$ | $\overline{\mathbf{W E}}$ | $\overline{\mathbf{B W}}_{\mathbf{x}}$ | $\overline{\mathbf{O E}}$ | $\overline{\mathbf{C E N}}$ | $\mathbf{C L K}$ | DQ |
| :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| NOP/WRITE ABORT (Begin Burst) | None | L | L | L | L | H | X | L | $\mathrm{L}-\mathrm{H}$ | Tri-State |
| WRITE ABORT (Continue Burst) | Next | X | L | H | X | H | X | L | $\mathrm{L}-\mathrm{H}$ | Tri-State |
| IGNORE CLOCK EDGE (Stall) | Current | X | L | X | X | X | X | H | $\mathrm{L}-\mathrm{H}$ | - |
| SNOOZE MODE | None | X | H | X | X | X | X | X | X | Tri-State |

Partial Truth Table for Read/Write ${ }^{[2,3,9]}$

| Function | WE | $\overline{B W}_{\text {D }}$ | $\overline{\mathrm{BW}}_{\mathrm{C}}$ | $\overline{\mathrm{BW}}_{\text {B }}$ | $\overline{\mathrm{BW}}_{\text {A }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Read | H | X | X | X | X |
| Write - No bytes written | L | H | H | H | H |
| Write Byte $\mathrm{A}-\left(\mathrm{DQ}_{\mathrm{A}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{A}}\right)$ | L | H | H | H | L |
| Write Byte $\mathrm{B}-\left(\mathrm{DQ}_{\mathrm{B}}\right.$ and $\left.\mathrm{DQP}_{B}\right)$ | L | H | H | L | H |
| Write Bytes A, B | L | H | H | L | L |
| Write Byte C-( $\mathrm{DQ}_{\mathrm{C}}$ and $\mathrm{DQP}_{\mathrm{C}}$ ) | L | H | L | H | H |
| Write Bytes C,A | L | H | L | H | L |
| Write Bytes C, B | L | H | L | L | H |
| Write Bytes C, B, A | L | H | L | L | L |
| Write Byte $\mathrm{D}-\left(\mathrm{DQ}_{\mathrm{D}}\right.$ and $\left.\mathrm{DQP}_{\mathrm{D}}\right)$ | L | L | H | H | H |
| Write Bytes D, A | L | L | H | H | L |
| Write Bytes D, B | L | L | H | L | H |
| Write Bytes D, B, A | L | L | H | L | L |
| Write Bytes D, C | L | L | L | H | H |
| Write Bytes D, C, A | L | L | L | H | L |
| Write Bytes D, C, B | L | L | L | L | H |
| Write All Bytes | L | L | L | L | L |

## ZZ Mode Electrical Characteristics

| Parameter | Description | Test Conditions | Min. | Max. | Unit |
| :--- | :--- | :--- | :--- | :---: | :---: |
| $I_{\text {DDZZ }}$ | Snooze mode standby current | $Z Z \geq V_{D D}-0.2 \mathrm{~V}$ |  | 40 | mA |
| $\mathrm{t}_{\mathrm{ZZS}}$ | Device operation to ZZ | $\mathrm{ZZ} \geq \mathrm{V}_{\mathrm{DD}}-0.2 \mathrm{~V}$ |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\mathrm{ZZREC}}$ | $Z Z$ recovery time | $\mathrm{ZZ} \leq 0.2 \mathrm{~V}$ | $2 \mathrm{t}_{\mathrm{CYC}}$ |  | ns |
| $\mathrm{t}_{\mathrm{ZZI}}$ | ZZ active to snooze current | This parameter is sampled |  | $2 \mathrm{t}_{\mathrm{CYC}}$ | ns |
| $\mathrm{t}_{\mathrm{RZZI}}$ | ZZ inactive to exit snooze current | This parameter is sampled | 0 |  | ns |

Note:
9. Table only lists a partial listing of the byte write combinations. Any combination of $B W_{X}$ is valid. Appropriate write will be done on which byte write is active.

## Maximum Ratings

(Above which the useful life may be impaired. For user guide-
lines, not tested.)
Storage Temperature ................................... $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Temperature with
Power Applied............................................ $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Supply Voltage on $\mathrm{V}_{\mathrm{DD}}$ Relative to GND........ -0.5 V to +4.6 V
Supply Voltage on $\mathrm{V}_{\mathrm{DDQ}}$ Relative to GND ....... -0.5 V to $+\mathrm{V}_{\mathrm{DD}}$
DC Voltage Applied to Outputs
in tri-state.................................... -0.5 V to $\mathrm{V}_{\mathrm{DDQ}}+0.5 \mathrm{~V}$

DC Input Voltage $\qquad$ -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$
Current into Outputs (LOW)......................................... 20 mA
Static Discharge Voltage...........................................> 2001V
(per MIL-STD-883, Method 3015)
Latch-up Current $\qquad$ > 200 mA

Operating Range

| Range | Ambient <br> Temperature $\left(T_{A}\right)$ | $\mathbf{V}_{\mathrm{DD}}$ | $\mathbf{V}_{\text {DDQ }}$ |
| :--- | :---: | :---: | :---: |
| Commercial | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $3.3 \mathrm{~V}-5 \%$ <br> $+10 \%$ | $2.5 \mathrm{~V}-5 \%$ <br> to $\mathrm{V}_{\mathrm{DD}}$ |
| Industrial | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |  |  |

Electrical Characteristics Over the Operating Range ${ }^{[10,11]}$

| Parameter | Description | Test Conditions |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Power Supply Voltage |  |  | 3.135 | 3.6 | V |
| $\mathrm{V}_{\text {DDQ }}$ | I/O Supply Voltage |  |  | 2.375 | $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Output HIGH Voltage | for $3.3 \mathrm{VI} / \mathrm{O}, \mathrm{I}_{\mathrm{OH}}=-4.0 \mathrm{~mA}$ |  | 2.4 |  | V |
|  |  | for $2.5 \mathrm{VI} / \mathrm{O}, \mathrm{I}_{\mathrm{OH}}=-1.0 \mathrm{~mA}$ |  | 2.0 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Output LOW Voltage | for $3.3 \mathrm{~V} \mathrm{I} / \mathrm{O}, \mathrm{I}_{\mathrm{OL}}=8.0 \mathrm{~mA}$ |  |  | 0.4 | V |
|  |  | for 2.5 V I/O, $\mathrm{I}_{\mathrm{OL}}=1.0 \mathrm{~mA}$ |  |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{IH}}$ | Input HIGH Voltage ${ }^{[10]}$ | $\mathrm{V}_{\mathrm{DDQ}}=3.3 \mathrm{~V}$ |  | 2.0 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
|  |  | $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$ |  | 1.7 | $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ | V |
| $\mathrm{V}_{\text {IL }}$ | Input LOW Voltage ${ }^{[10]}$ | $\mathrm{V}_{\text {DDQ }}=3.3 \mathrm{~V}$ |  | -0.3 | 0.8 | V |
|  |  | $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$ |  | -0.3 | 0.7 | V |
| ${ }^{\text {I }}$ | Input Leakage Current except ZZ and MODE | $\mathrm{GND} \leq \mathrm{V}_{1} \leq \mathrm{V}_{\mathrm{DDQ}}$ |  | -5 | 5 | $\mu \mathrm{A}$ |
|  | Input Current of MODE | Input $=\mathrm{V}_{\text {SS }}$ |  | -30 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  |  | 5 | $\mu \mathrm{A}$ |
|  | Input Current of ZZ | Input $=\mathrm{V}_{\text {SS }}$ |  | -5 |  | $\mu \mathrm{A}$ |
|  |  | Input $=\mathrm{V}_{\mathrm{DD}}$ |  |  | 30 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{OZ}}$ | Output Leakage Current | $\mathrm{GND} \leq \mathrm{V}_{\mathrm{I}} \leq \mathrm{V}_{\mathrm{DDQ}}$, Output Disabled |  | -5 | 5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{DD}}$ | $V_{D D}$ Operating Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\mathrm{Max} ., \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{~mA}, \\ & \mathrm{f}=\mathrm{f}_{\mathrm{MAX}}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 4-ns cycle, 250 MHz |  | 325 | mA |
|  |  |  | 5-ns cycle, 200 MHz |  | 265 | mA |
|  |  |  | 6-ns cycle, 166 MHz |  | 240 | mA |
|  |  |  | 7.5-ns cycle, 133 MHz |  | 225 | mA |
|  |  |  | 10-ns cycle, 100MHz |  | 205 | mA |
| $\mathrm{I}_{\text {SB1 }}$ | Automatic CE Power-Down Current-TTL Inputs | $\begin{aligned} & V_{\text {DD }}=M a x, \text { Device Deselected, } \\ & V_{\text {IN }} \geq V_{\text {IH }} \text { or } V_{\text {IN }} \leq V_{\text {IL }} \\ & f=f_{\text {MAX }}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 4-ns cycle, 250 MHz |  | 120 | mA |
|  |  |  | 5-ns cycle, 200 MHz |  | 110 | mA |
|  |  |  | 6-ns cycle, 166 MHz |  | 100 | mA |
|  |  |  | 7.5-ns cycle, 133 MHz |  | 90 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 80 | mA |
| $\mathrm{I}_{\text {SB2 }}$ | Automatic CE Power-down Current-CMOS Inputs | $\mathrm{V}_{\mathrm{DD}}=$ Max, Device Deselected, <br> $\mathrm{V}_{\text {IN }} \leq 0.3 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{DDQ}}-0.3 \mathrm{~V}, \mathrm{f}=0$ | All speeds |  | 40 | mA |

Notes:
10. Overshoot: $\mathrm{V}_{\mathrm{IH}}(\mathrm{AC})<\mathrm{V}_{\mathrm{DD}}+1.5 \mathrm{~V}$ (Pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ), undershoot: $\mathrm{V}_{\mathrm{IL}}(\mathrm{AC})>-2 \mathrm{~V}$ (Pulse width less than $\mathrm{t}_{\mathrm{CYC}} / 2$ ).
11. $T_{\text {Power-up: }}$ Assumes a linear ramp from $0 V$ to $V_{D D}$ (min.) within 200 ms . During this time $\mathrm{V}_{I H}<\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\mathrm{DDQ}} \leq \mathrm{V}_{\mathrm{DD}}$.

Electrical Characteristics Over the Operating Range ${ }^{[10,11]}$ (continued)

| Parameter | Description | Test Conditions |  | Min. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{l}_{\text {SB3 }}$ | Automatic CE Power-Down Current-CMOS Inputs | $\begin{aligned} & V_{\text {DD }}=\text { Max, Device Deselected, or } \\ & V_{\text {IN }} \leq 0.3 \mathrm{~V} \text { or } V_{\text {IN }} \geq V_{\text {DDQ }}-0.3 \mathrm{~V} \\ & f=f_{\text {MAX }}=1 / \mathrm{t}_{\mathrm{CYC}} \end{aligned}$ | 4-ns cycle, 250 MHz |  | 105 | mA |
|  |  |  | 5-ns cycle, 200 MHz |  | 95 | mA |
|  |  |  | 6-ns cycle, 166 MHz |  | 85 | mA |
|  |  |  | 7.5-ns cycle, 133 MHz |  | 75 | mA |
|  |  |  | 10-ns cycle, 100 MHz |  | 65 | mA |
| $\mathrm{I}_{\text {SB4 }}$ | Automatic CE Power-Down Current-TTL Inputs | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=\text { Max, Device Deselected, } \\ & \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{IL}}, \mathrm{f}=0 \end{aligned}$ | All speeds |  | 45 | mA |

## Capacitance ${ }^{[12]}$

| Parameter | Description | Test Conditions | $\begin{aligned} & 100 \text { TQFP } \\ & \text { Max. } \end{aligned}$ | $\begin{gathered} 119 \text { BGA } \\ \text { Max. } \end{gathered}$ | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{f}=1 \mathrm{MHz}, \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{DDQ}}=3.3 \mathrm{~V} \end{gathered}$ | 5 | 5 | pF |
| $\mathrm{C}_{\text {CLK }}$ | Clock Input Capacitance |  | 5 | 5 | pF |
| $\mathrm{C}_{\text {I/O }}$ | Input/Output Capacitance |  | 5 | 7 | pF |

Thermal Resistance ${ }^{[12]}$

| Parameter | Description | Test Conditions | 100 TQFP <br> Package | 119 BGA <br> Package | Unit |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\Theta_{\mathrm{JA}}$ | Thermal Resistance (Junction to <br> Ambient) | Test conditions follow standard <br> test methods and procedures for | 30.32 | 34.1 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
|  | Thermal Resistance (Junction to <br> measuring thermal impedance, <br> (ase) | mer EIA/JESD51. | 14.0 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |  |
| $\Theta_{\mathrm{JC}}$ |  |  |  |  |  |

## AC Test Loads and Waveforms

### 3.3V I/O Test Load


2.5V I/O Test Load

(a)


JIG AND SCOPE
(b)

(c)

Note:
12. Tested initially and after any design or process changes that may affect these parameters.

## Switching Characteristics Over the Operating Range ${ }^{[17,18]}$

| Parameter | Description | -250 |  | -200 |  | -166 |  | -133 |  | -100 |  | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. |  |
| tpower | $\mathrm{V}_{\mathrm{DD}}$ (typical) to the first Access ${ }^{[13]}$ | 1 |  | 1 |  | 1 |  | 1 |  | 1 |  | ms |
| Clock |  |  |  |  |  |  |  |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{CYC}}$ | Clock Cycle Time | 4.0 |  | 5.0 |  | 6.0 |  | 7.5 |  | 10 |  | ns |
| $\mathrm{t}_{\mathrm{CH}}$ | Clock HIGH | 1.7 |  | 2.0 |  | 2.5 |  | 3.0 |  | 3.5 |  | ns |
| $\mathrm{t}_{\mathrm{CL}}$ | Clock LOW | 1.7 |  | 2.0 |  | 2.5 |  | 3.0 |  | 3.5 |  | ns |

## Output Times

| $\mathrm{t}_{\mathrm{CO}}$ | Data Output Valid After CLK Rise |  | 2.6 |  | 2.8 |  | 3.5 |  | 4.0 |  | 4.5 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{DOH}}$ | Data Output Hold After CLK Rise | 1.0 |  | 1.0 |  | 1.5 |  | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {CLZ }}$ | Clock to Low-Z ${ }^{[14,15,16]}$ | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| $\mathrm{t}_{\mathrm{CHZ}}$ | Clock to High-Z ${ }^{\text {[14, 15, 16] }}$ |  | 2.6 |  | 2.8 |  | 3.5 |  | 4.0 |  | 4.5 | ns |
| toev | $\overline{\text { OE LOW to Output Valid }}$ |  | 2.6 |  | 2.8 |  | 3.5 |  | 4.0 |  | 4.5 | ns |
| toelz | $\overline{\mathrm{OE}}$ LOW to Output Low-Z ${ }^{[14,15,16]}$ | 0 |  | 0 |  | 0 |  | 0 |  | 0 |  | ns |
| toenz | $\begin{aligned} & \overline{\mathrm{OE}} \\ & \text { 16] } \end{aligned}$ |  | 2.6 |  | 2.8 |  | 3.5 |  | 4.0 |  | 4.5 | ns |

## Set-up Times

| $\mathrm{t}_{\text {AS }}$ | Address Set-up Before CLK Rise | 1.2 |  | 1.2 |  | 1.5 |  | 1.5 |  | 1.5 |  | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{t}_{\text {ALS }}$ | ADV/ $\overline{\text { LD }}$ Set-up Before CLK Rise | 1.2 |  | 1.2 |  | 1.5 |  | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {WES }}$ | $\overline{\mathrm{GW}}, \overline{\mathrm{BW}}_{\mathrm{X}}$ Set-Up Before CLK Rise | 1.2 |  | 1.2 |  | 1.5 |  | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {CENS }}$ | $\overline{\mathrm{CEN}}$ Set-up Before CLK Rise | 1.2 |  | 1.2 |  | 1.5 |  | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {DS }}$ | Data Input Set-up Before CLK Rise | 1.2 |  | 1.2 |  | 1.5 |  | 1.5 |  | 1.5 |  | ns |
| $\mathrm{t}_{\text {CES }}$ | Chip Enable Set-Up Before CLK <br> Rise | 1.2 |  | 1.2 |  | 1.5 |  | 1.5 |  | 1.5 |  | ns |

## Hold Times

| $\mathrm{t}_{\text {AH }}$ | Address Hold After CLK Rise | 0.3 |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{t}_{\text {ALH }}$ | ADV/ $\overline{\text { LD }}$ Hold after CLK Rise | 0.3 |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {WEH }}$ | $\overline{\mathrm{GW}}, \overline{\mathrm{BW}}_{\mathrm{X}}$ Hold After CLK Rise | 0.3 |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {CENH }}$ | $\overline{\mathrm{CEN}}$ Hold After CLK Rise | 0.3 |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {DH }}$ | Data Input Hold After CLK Rise | 0.3 |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 |  | ns |
| $\mathrm{t}_{\text {CEH }}$ | Chip Enable Hold After CLK Rise | 0.3 |  | 0.5 |  | 0.5 |  | 0.5 |  | 0.5 | ns |  |

## Notes:

13. This part has a voltage regulator internally; $t_{P O W E R}$ is the time that the power needs to be supplied above VDD minimum initially before a Read or Write operation can be initiated.

14. At any given voltage and temperature, $\mathrm{t}_{\mathrm{OEHZ}}$ is less than $\mathrm{t}_{\mathrm{OELZ}}$ and $\mathrm{t}_{\mathrm{CHz}}$ is less than $\mathrm{t}_{\mathrm{CLZ}}$ to eliminate bus contention between SRAMs when sharing the same data bus. These specifications do not imply a bus contention condition, but reflect parameters guaranteed over worst case user conditions. Device is designed to achieve tri-state prior to Low-Z under the same system conditions.
15. This parameter is sampled and not $100 \%$ tested.
16. Timing reference level is 1.5 V when $\mathrm{V}_{\mathrm{DDQ}}=3.3 \mathrm{~V}$ and is 1.25 V when $\mathrm{V}_{\mathrm{DDQ}}=2.5 \mathrm{~V}$.
17. Test conditions shown in (a) of AC Test Loads unless otherwise noted.

## Switching Waveforms

Read/Write Timing ${ }^{[19, ~ 20,21]}$


V//d DON'T CARE UNDEFINED

## Notes:

19. For this waveform ZZ is tied LOW
20. When $\overline{\mathrm{CE}}$ is LOW, $\overline{\mathrm{CE}}_{1}$ is LOW, $\mathrm{CE}_{2}$ is HIGH and $\overline{\mathrm{CE}}_{3}$ is LOW. When $\overline{\mathrm{CE}}$ is $\mathrm{HIGH}, \overline{\mathrm{CE}}_{1}$ is HIGH or $\mathrm{CE}_{2}$ is LOW or $\overline{\mathrm{CE}}_{3}$ is HIGH .
21. Order of the Burst sequence is determined by the status of the MODE ( $0=$ Linear, $1=$ Interleaved). Burst operations are optional.

Switching Waveforms (continued)
NOP, STALL, and DESELECT Cycles ${ }^{[19,20,22]}$


ZZ Mode Timing ${ }^{[23,24]}$


Notes:
22. The IGNORE CLOCK EDGE or STALL cycle (Clock 3) illustrates $\overline{C E N}$ being used to create a pause. A write is not performed during this cycle. 23. Device must be deselected when entering $Z Z$ mode. See cycle description table for all possible signal conditions to deselect the device. 24. DQs are in high-Z when exiting $Z Z$ sleep mode.

CY7C1350G

## Ordering Information

Not all of the speed, package and temperature ranges are available. Please contact your local sales representative or visit www.cypress.com for actual products offered.

| $\begin{array}{\|l} \hline \text { Speed } \\ \text { (MHz) } \end{array}$ | Ordering Code | Package Diagram | Package Type | Operating Range |
| :---: | :---: | :---: | :---: | :---: |
| 100 | CY7C1350G-100AXC | 51-85050 | 100-Pin Thin Quad Flat Pack (14 $\times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Commercial |
|  | CY7C1350G-100BGC | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-100BGXC |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1350G-100AXI | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Industrial |
|  | CY7C1350G-100BGI | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-100BGXI |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |
| 133 | CY7C1350G-133AXC | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Commercial |
|  | CY7C1350G-133BGC | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-133BGXC |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1350G-133AXI | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Industrial |
|  | CY7C1350G-133BGI | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-133BGXI |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |
| 166 | CY7C1350G-166AXC | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Commercial |
|  | CY7C1350G-166BGC | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-166BGXC |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1350G-166AXI | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Industrial |
|  | CY7C1350G-166BGI | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-166BGXI |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |
| 200 | CY7C1350G-200AXC | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Commercial |
|  | CY7C1350G-200BGC | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-200BGXC |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1350G-200AXI | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Industrial |
|  | CY7C1350G-200BGI | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-200BGXI |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |
| 250 | CY7C1350G-250AXC | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Commercial |
|  | CY7C1350G-250BGC | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-250BGXC |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |
|  | CY7C1350G-250AXI | 51-85050 | 100-Pin Thin Quad Flat Pack ( $14 \times 20 \times 1.4 \mathrm{~mm}$ ) Lead-Free | Industrial |
|  | CY7C1350G-250BGI | 51-85115 | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) |  |
|  | CY7C1350G-250BGXI |  | 119-ball Ball Grid Array ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) Lead-Free |  |

## Package Diagrams



Package Diagrams (continued)

## 119-Ball BGA ( $14 \times 22 \times 2.4 \mathrm{~mm}$ ) (51-85115)



ZBT is a trademark of Integrated Device Technology, Inc. NoBL and No Bus Latency are trademarks of Cypress Semiconductor Corporation. All product and company names mentioned in this document may be the trademarks of their respective holders.

## Document History Page

| Document Title: CY7C1350G 4-Mbit (128K x 36) Pipelined SRAM with NoBL ${ }^{\text {TM }}$ Architecture Document Number: 38-05524 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| REV. | ECN NO. | Issue Date | Orig. of Change | Description of Change |
| ** | 224380 | See ECN | RKF | New data sheet |
| *A | 276690 | See ECN | VBL | Changed TQFP pkg to lead-free TQFP in Ordering Info section Added comment of BG lead-free package availability |
| *B | 332895 | See ECN | SYT | Converted from Preliminary to Final <br> Removed 225 MHz and 100 MHz speed grades <br> Address Expansion balls in the pinouts for 119 BGA Package was modified as per JEDEC standards <br> Modified $\mathrm{V}_{\mathrm{OL}} \mathrm{V}_{\mathrm{OH}}$ test conditions <br> Replaced TBD's for $\Theta_{J A}$ and $\Theta_{J C}$ to their respective values on the Thermal Resistance table <br> Changed the package name for 100 TQFP from A100RA to A101 <br> Removed comment on the availability of BG lead-free package <br> Updated Ordering Information by removing Shaded Parts |
| *C | 351194 | See ECN | PCI | Updated Ordering Information Table |
| *D | 419264 | See ECN | RXU | Converted from Preliminary to Final <br> Changed address of Cypress Semiconductor Corporation on Page\# 1 from "3901 <br> North First Street" to "198 Champion Court" <br> Modified test condition from $V_{D D Q}<\mathrm{V}_{\mathrm{DD}}$ to $\mathrm{V}_{\mathrm{DDQ}} \leq \mathrm{V}_{\mathrm{DD}}$ <br> Modified test condition from $V_{I H} \leq V_{D D}$ to $V_{I H}<V_{D D}$ <br> Modified "Input Load" to "Input Leakage Current except ZZ and MODE" in the <br> Electrical Characteristics Table <br> Replaced Package Name column with Package Diagram in the Ordering Information table <br> Replaced Package Diagram of 51-85050 from *A to *B <br> Updated the Ordering Information |
| *E | 419705 | See ECN | RXU | Added 100 MHz speed grade |
| *F | 480368 | See ECN | VKN | Added the Maximum Rating for Supply Voltage on $\mathrm{V}_{\mathrm{DDQ}}$ Relative to GND. Updated the Ordering Information table. |


[^0]:    1. For best-practices recommendations, please refer to the Cypress application note System Design Guidelines on www.cypress.com.
