

# **DS2764**

# High-Precision Li+ Battery Monitor with 2-Wire Interface

#### www.maxim-ic.com

#### **GENERAL DESCRIPTION**

The DS2764 high-precision Li+ battery monitor is a data-acquisition, information-storage, and safety-protection device tailored for cost-sensitive battery pack applications. This low-power device integrates precise temperature, voltage, and current measurement, nonvolatile (NV) data storage, and Li+protection into the small footprint of either a TSSOP package or flip-chip package. The DS2764 is a key component in applications requiring remaining capacity estimation, safety monitoring, and battery-specific data storage.

# PIN CONFIGURATIONS



#### **FEATURES**

Li+ Safety Circuit

Overvoltage Protection
Overcurrent/Short-Circuit Protection
Undervoltage Protection

- 0V Battery Recovery Charge
- Available in Two Configurations:

Internal  $25m\Omega$  Sense Resistor External User-Selectable Sense Resistor

Current Measurement

12-Bit Bidirectional Measurement
Internal Sense Resistor Configuration:
0.625mA LSB and ±1.9A Dynamic Range
External Sense Resistor Configuration:
15.625μV LSB and ±64mV Dynamic Range

Current Accumulation:

Internal Sense Resistor: 0.25mAhr LSB External Sense Resistor: 6.25µVhr LSB

- Voltage Measurement with 4.88mV Resolution
- Temperature Measurement Using Integrated Sensor with 0.125°C Resolution
- 40 Bytes of Lockable EEPROM
- Option for Unique 64-bit ID
- Industry 2-Wire Interface with Programmable Slave Address
- Low-Power Consumption:

Active Current: 60μA typ, 90μA max Sleep Current: 1μA typ, 2μA max

#### **APPLICATIONS**

PDAs Cell Phones/Smartphones Digital Cameras

# **ORDERING INFORMATION**

| PART      | TEMP RANGE     | PIN-PACKAGE |
|-----------|----------------|-------------|
| DS2764BE+ | -20°C to +70°C | 16 TSSOP    |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

Selector Guide appears at end of data sheet, for additional options.

**Note:** Some revisions of this device may incorporate deviations from published specifications known as errata. Multiple revisions of any device may be simultaneously available through various sales channels. For information about device errata, click here: <a href="www.maxim-ic.com/errata">www.maxim-ic.com/errata</a>.

1 of 20 011806

### **ABSOLUTE MAXIMUM RATINGS**

Voltage Range on PLS and  $\overline{\rm CC}$  Pins, Relative to V<sub>SS</sub> Voltage Range on Any Other Pin, Relative to V<sub>SS</sub> Continuous Internal Sense Resistor Current Pulsed Internal Sense Resistor Current Operating Temperature Range Storage Temperature Range Soldering Temperature

-0.3V to +18V -0.3V to +6V  $\pm 2.5$ A  $\pm 50$ A for <100 $\mu$ s/s, <1000 pulses -40°C to +85°C -55°C to +125°C See IPC/JEDEC J-STD-020A Specification

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to the absolute maximum rating conditions for extended periods may affect device.

# RECOMMENDED DC OPERATING CONDITIONS

 $(2.5V \le V_{DD} \le 5.5V, T_A = -20^{\circ}C \text{ to } +70^{\circ}C.)$ 

| PARAMETER             | SYMBOL          | CONDITIONS | MIN  | TYP MAX        | UNITS |
|-----------------------|-----------------|------------|------|----------------|-------|
| Supply Voltage        | $V_{DD}$        | (Note 1)   | 2.5  | 5.5            | V     |
| Voltage Sense Input   | V <sub>IN</sub> | (Note 1)   | -0.3 | $V_{DD} + 0.3$ | V     |
| Serial Interface Pins | SCL, SDA        | (Note 1)   | -0.3 | +5.5           | V     |

### DC ELECTRICAL CHARACTERISTICS

 $(2.5V \le V_{DD} \le 5.5V, T_A = -20^{\circ}C \text{ to } +70^{\circ}C.)$ 

| PARAMETER                         | SYMBOL              | CONDITIONS                                            | MIN                    | TYP | MAX                   | UNITS |
|-----------------------------------|---------------------|-------------------------------------------------------|------------------------|-----|-----------------------|-------|
| Active Current                    | I <sub>ACTIVE</sub> | SCL = SDA = V <sub>DD</sub> , normal operation        |                        | 60  | 90                    | μА    |
| Sleep Mode Current                | I <sub>SLEEP</sub>  | SCL = SDA = 0V, no activity, $\overline{PS}$ floating |                        | 1   | 2                     | μА    |
| Input Logic High: SCL, SDA        | V <sub>IH</sub>     | (Note 1)                                              | 1.5                    |     |                       | V     |
| Input Logic High: PS              | V <sub>IH</sub>     | (Note 1)                                              | 0.7 x V <sub>DD</sub>  |     |                       | V     |
| Input Logic Low: SCL, SDA         | V <sub>IL</sub>     | (Note 1)                                              |                        |     | 0.4                   | V     |
| Input Logic Low: PS               | V <sub>IL</sub>     | (Note 1)                                              |                        | (   | 0.3 x V <sub>DD</sub> | V     |
| Output Logic High: CC             | V <sub>OH</sub>     | I <sub>OH</sub> = -0.1mA (Note 1)                     | V <sub>PLS</sub> - 0.4 |     |                       | V     |
| Output Logic High: DC             | V <sub>OH</sub>     | I <sub>OH</sub> = -0.1mA (Note 1)                     | V <sub>DD</sub> - 0.4  |     |                       | V     |
| Output Logic Low: CC              | V <sub>OL_CC</sub>  | I <sub>OL</sub> = 0.1mA (Note 1)                      |                        |     | 0.4                   | V     |
| Output Logic Low: DC              | V <sub>OL_DC</sub>  | I <sub>OL</sub> = 0.5μA (Note 1)                      |                        |     | 0.4                   | V     |
| Output Logic Low: SDA             | V <sub>OL</sub>     | I <sub>OL</sub> = 4mA (Note 1)                        |                        |     | 0.4                   | V     |
| Pulldown Current: SCL, SDA        | I <sub>PD</sub>     |                                                       |                        | 1   |                       | μΑ    |
| Input Resistance: V <sub>IN</sub> | R <sub>IN</sub>     |                                                       | 5                      |     |                       | МΩ    |
| Internal Current-Sense Resistor   | R <sub>SNS</sub>    | +25°C                                                 | 20                     | 25  | 30                    | mΩ    |
| Bus Low to Sleep time             | t <sub>SLEEP</sub>  |                                                       | 2.1                    |     |                       | s     |

# **ELECTRICAL CHARACTERISTICS: PROTECTION CIRCUITRY**

 $(2.5V \le V_{DD} \le 5.5V, T_A = 0^{\circ}C \text{ to } +50^{\circ}C.)$ 

| PARAMETER            | SYMBOL           | CONDITIONS   | MIN   | TYP   | MAX   | UNITS |
|----------------------|------------------|--------------|-------|-------|-------|-------|
| Over altere Detect   | .,               | (Natao 4, 2) | 4.325 | 4.350 | 4.375 | V     |
| Overvoltage Detect   | V <sub>OV</sub>  | (Notes 1, 2) | 4.250 | 4.275 | 4.300 | ľ     |
| Charge Enable        | V <sub>CE</sub>  | (Note 1)     | 4.10  | 4.15  | 4.20  | V     |
| Undervoltage Detect  | V <sub>UV</sub>  | (Note 1)     | 2.5   | 2.6   | 2.7   | V     |
| Overcurrent Detect   | I <sub>oc</sub>  | (Note 3)     | 1.8   | 1.9   | 2.0   | Α     |
| Overcurrent Detect   | V <sub>oc</sub>  | (Notes 1, 4) | 45    | 47.5  | 50    | mV    |
| Short-Circuit Detect | I <sub>SC</sub>  | (Note 3)     | 5.0   | 8.0   | 11    | Α     |
| Short-Circuit Detect | V <sub>SC</sub>  | (Notes 1, 4) | 150   | 200   | 250   | mV    |
| Overvoltage Delay    | t <sub>OVD</sub> |              | 0.8   | 1     | 1.2   | s     |
| Undervoltage Delay   | t <sub>UVD</sub> |              | 90    | 100   | 110   | ms    |
| Overcurrent Delay    | t <sub>OCD</sub> |              | 5     | 10    | 20    | ms    |
| Short-Circuit Delay  | t <sub>SCD</sub> |              | 160   | 200   | 240   | μS    |
| Test Threshold       | V <sub>TP</sub>  |              | 0.5   | 1.0   | 1.5   | V     |
| Test Current         | I <sub>TST</sub> |              | 5     | 20    | 40    | μА    |

# ELECTRICAL CHARACTERISTICS: TEMPERATURE, VOLTAGE, CURRENT

(2.5V  $\leq$  V\_DD  $\leq$  5.5V,  $T_A$  = -20°C to +50°C.)

| PARAMETER                        | SYMBOL            | CONDITIONS      | MIN  | TYP    | MAX  | UNITS |
|----------------------------------|-------------------|-----------------|------|--------|------|-------|
| Temperature Resolution           | T <sub>LSB</sub>  |                 |      | 0.125  |      | °C    |
| Temperature Full-Scale Magnitude | T <sub>FS</sub>   |                 | 127  |        |      | °C    |
| Temperature Error                | T <sub>ERR</sub>  | (Note 5)        |      |        | ±3   | °C    |
| Voltage Resolution               | $V_{LSB}$         |                 |      | 4.88   |      | mV    |
| Voltage Full-Scale Magnitude     | V <sub>FS</sub>   |                 | 4.75 |        |      | V     |
| Voltage Gain Error               | $V_{GERR}$        |                 |      |        | 5    | %     |
| Current Resolution               | 1                 | (Note 3)        |      | 0.625  |      | mA    |
| Current Resolution               | $I_{LSB}$         | (Note 4)        |      | 15.625 |      | μV    |
| Comment Full Cools Magnitude     | 1                 | (Notes 3, 6)    | 1.9  | 2.56   |      | Α     |
| Current Full-Scale Magnitude     | l <sub>FS</sub>   | (Note 4)        |      | 64     |      | mV    |
| Current Offset Error             | I <sub>OERR</sub> | (Note 7)        |      |        | 1    | LSB   |
| Current Gain Error               | I                 | (Notes 3, 8, 9) |      |        | 10   | %     |
| Current Gain Error               | $I_{GERR}$        | (Note 4)        |      |        | 2    | 70    |
| Accumulated Current Resolution   | g <sub>o</sub> .  | (Note 3)        |      | 0.25   |      | mAh   |
| Accumulated Current Resolution   | <b>q</b> ca       | (Note 4)        |      | 6.25   |      | μVhr  |
| Current Sampling Frequency       | f <sub>SAMP</sub> |                 |      | 1456   |      | Hz    |
| Internal Timebase Accuracy       | t <sub>ERR1</sub> | (Note 10)       |      | ±1     | ±3   | %     |
| internal filliebase Accuracy     | t <sub>ERR2</sub> | (Note 10)       |      |        | ±6.5 | %     |

# **ELECTRICAL CHARACTERISTICS: 2-WIRE INTERFACE**

 $(2.5V \le V_{DD} \le 5.5V, T_A = -20^{\circ}C \text{ to } +70^{\circ}C.)$ 

| PARAMETER                                        | SYMBOL           | CONDITIONS    | MIN | TYP | MAX  | UNITS |
|--------------------------------------------------|------------------|---------------|-----|-----|------|-------|
| SCL Clock Frequency                              | fSCL             | (Note 12)     | 0   |     | 100  | KHz   |
| Bus Free Time Between a STOP and START Condition | tBUF             |               | 4.7 |     |      | μs    |
| Hold Time (Repeated)<br>START Condition          | tHD:STA          | (Note 13)     | 4.0 |     |      | μs    |
| Low Period of SCL Clock                          | tLOW             |               | 4.7 |     |      | μs    |
| High Period of SCL Clock                         | tHIGH            |               | 4.0 |     |      | μs    |
| Setup Time for a Repeated START Condition        | tsu:sta          |               | 4.7 |     |      | μs    |
| Data Hold Time                                   | tHD:DAT          | (Note 14, 15) | 0   |     | 5.0  | μs    |
| Data Setup Time                                  | tSU:DAT          | (Note 14)     | 250 |     |      | ns    |
| Rise Time of both SDA and SCL Signals            | t <sub>R</sub>   |               |     |     | 1000 | ns    |
| Fall Time of both SDA and SCL Signals            | tF               |               |     |     | 300  | ns    |
| Setup Time for STOP<br>Condition                 | tsu:sto          |               | 4.0 |     |      | μs    |
| Spike pulse widths suppressed by input filter    | tsp              | (Note 16)     | 0   |     | 50   | ns    |
| Capacitive Load for each Bus Line                | СВ               | (Note 17)     |     |     | 400  | pF    |
| SCL, SDA Input Capacitance                       | C <sub>BIN</sub> |               |     |     | 60   | pF    |

#### **EEPROM RELIABILITY SPECIFICATION**

 $(2.5V \le V_{DD} \le 5.5V$ ,  $T_A = -20^{\circ}C$  to  $+70^{\circ}C$ .)

| PARAMETER             | SYMBOL           | CONDITIONS | MIN    | TYP | MAX | UNITS  |
|-----------------------|------------------|------------|--------|-----|-----|--------|
| Copy to EEPROM Time   | t <sub>EEC</sub> |            |        | 2   | 10  | ms     |
| EEPROM Copy Endurance | N <sub>EEC</sub> | (Note 11)  | 25,000 |     |     | cycles |

- Note 1: All voltages are referenced to V<sub>SS</sub>.
- Note 2: See the Selector Guide section to determine the corresponding part number for each  $V_{OV}$  value.
- **Note 3:** Internal current-sense resistor configuration.
- **Note 4:** External current-sense resistor configuration.
- Note 5: Self-heating due to output pin loading and sense resistor power dissipation can alter the reading from ambient conditions.
- Note 6: Compensation of the internal sense resistor value for initial tolerance and temperature coefficient of -20°C to +70°C can reduce the maximum reportable magnitude to 1.9A.
- Note 7: Current offset error null to ±1 LSB typically requires 3.5s in-system calibration by user.
- Note 8: Current gain error specification applies to gain error in converting the voltage difference at IS1 and IS2, and excludes any error remaining after the DS2764 compensates for the internal sense resistor's temperature coefficient of 3700ppm/°C to an accuracy of ±500ppm/°C. The DS2764 does not compensate for external sense resistor characteristics, and any error terms arising from the use of an external sense resistor should be taken into account when calculating total current measurement error.
- **Note 9:** Accuracy at time of shipment from Dallas Semiconductor is 3% max. Board mounting processes may cause the current gain error to widen to as much as 10% for devices with the internal sense resistor option. Contact factory for on-board recalibration procedure devices with the internal sense resistor option to improve accuracy.
- Note 10: Typical value for t<sub>ERR1</sub> is specified at 3.6V and +25°C, max value is specified for 0°C to +50°C. Max value for t<sub>ERR2</sub> is specified for -20°C to +70°C.
- **Note 11:** Four-year data retention at +70°C.
- Note 12: Timing must be fast enough to prevent the DS2764 from entering sleep mode due to bus low for period > t<sub>SLEEP</sub>
- Note 13: f<sub>SCL</sub> must meet the minimum clock low time plus the rise/fall times.

- Note 14: The maximum t<sub>HD:DAT</sub> has only to be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal.
- This device internally provides a hold time of at least 300 ns for the SDA signal (referred to the VIHmin of the SCL signal) to bridge the undefined region of the falling edge of SCL. Note 15:
- Note 16: Filters on SDA and SCL suppress noise spikes at the input buffers and delay the sampling instant.
- Note 17: C<sub>B</sub>—total capacitance of one bus line in pF.

# Figure 1. I<sup>2</sup>C Bus Timing Diagram



# **PIN DESCRIPTION**

| PIN        |              |                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|--------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TSSOP      | FLIP<br>CHIP | SYMBOL                   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1          | C1           | CC                       | <b>Charge Protection Control Output.</b> Controls an external P-channel high-side charge protection FET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 2          | B1           | PLS                      | Battery Pack Positive Terminal Input. The DS2764 monitors the pack plus terminal through PLS to detect overload and short circuit removal, as well as the presence or removal of a charge source. Additionally, a charge path to recover a deeply depleted cell is provided from PLS to $V_{DD}$ . In sleep mode, any capacitance or voltage source connected to PLS is discharged internally to $V_{SS}$ through 200 $\mu$ A (nominal) to assure reliable detection of a valid charge source. For details of other internal connections to PLS and associated conditions see the $Li+$ Protection Circuitry section. |
| 3          | B2           | DC                       | <b>Discharge Protection Control Output.</b> Controls an external P-channel high-side discharge protection FET.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 4, 5, 6    | А3           | SNS                      | <b>Sense Resistor Connection.</b> Connect to the negative terminal of the battery pack. In the internal sense resistor configuration, the sense resistor is connected between V <sub>SS</sub> and SNS.                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7          | C4           | PS                       | <b>Power Switch Sense Input.</b> The device wakes up from sleep mode when it senses the closure of a switch to $V_{SS}$ on this pin. Pin has an internal $1\mu A$ pull-up to $V_{DD}$ .                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 8          | B4           | IS2                      | <b>Current-Sense Input.</b> This pin is internally connected to SNS through a 4.7kΩ resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 9          | D4           | IS1                      | <b>Current-Sense Input.</b> This pin is internally connected to $V_{SS}$ through a $4.7k\Omega$ resistor. Connect a $0.1\mu F$ capacitor between IS1 and IS2 to complete a low pass input filter.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 10         | E4           | SDA                      | <b>Serial Data Input/Out.</b> 2-Wire data line. Open-drain output driver. Connect this pin to the DATA terminal of the battery pack. Pin has an internal 1μA pulldown for sensing disconnection.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 11, 12, 13 | F3           | V <sub>SS</sub>          | <b>Device Ground.</b> Connect directly to the negative terminal of the Li+ cell. For the external sense resistor configuration, connect the sense resistor between V <sub>SS</sub> and SNS.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 14         | E2           | SCL                      | Serial Clock Input. 2-Wire clock line. Input only. Connect this pin to the CLOCK terminal of the battery pack. Pin has an internal 1µA pulldown for sensing disconnection.                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 15         | E1           | $V_{DD}$                 | Power-Supply Input. Connect to the positive terminal of the Li+ cell through a decoupling network.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 16         | D1           | V <sub>IN</sub>          | <b>Voltage Sense Input.</b> The voltage of the Li+ cell is monitored through this input pin. This pin has a weak pull-up to V <sub>DD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| _          | C2           | SNS<br>Probe             | Do not connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| _          | D2           | V <sub>SS</sub><br>Probe | Do not connect.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Figure 2. Block Diagram



#### DETAILED DESCRIPTION

The DS2764 high-precision Li+ battery monitor is a data-acquisition, information-storage, and safety-protection device tailored for cost-sensitive battery pack applications. This low-power device integrates precise temperature, voltage, and current measurement, nonvolatile (NV) data storage, and Li+ protection into the small footprint of either a TSSOP package or flip-chip package. The DS2764 is a key component in applications including remaining capacity estimation, safety monitoring, and battery-specific data storage.

Through its 2-Wire interface, the DS2764 gives the host system read/write access to status and control registers, instrumentation registers, and general-purpose data storage. The 7-bit slave address is field programmable, thus allowing up to 128 devices to be distinctly addressed by the host system.

The DS2764 is capable of performing temperature, voltage, and current measurement to a resolution sufficient to support process monitoring applications such as battery charge control, remaining capacity estimation, and safety monitoring. Temperature is measured using an on-chip sensor, eliminating the need for a separate thermistor. Bidirectional current measurement and accumulation are accomplished using either an internal  $25 \text{m}\Omega$  sense resistor or an external device.

EEPROM memory is provided to save important battery data in true NV memory that is unaffected by severe battery depletion, accidental shorts, or ESD events. 40 bytes are partitioned into two 16-byte blocks and one 8-byte block. Each block can be individually locked or write protected to provide additional security for unchanging battery data. The lock operation is permanent and thus converts rewritable EEPROM to read only memory. Devices ordered with the unique 64-bit ID option do not have access to the 8 byte block, only the two 16 byte blocks of EEPROM are available.

Figure 3. Application Example



#### **POWER MODES**

The DS2764 has two power modes: active and sleep. While in active mode, the DS2764 continually measures current, voltage, and temperature to provide data to the host system and to support current accumulation and Li+ safety monitoring. In sleep mode, the DS2764 ceases these activities. The DS2764 enters sleep mode when any of the following conditions occurs:

- The PMOD bit in the Status Register has been set to 1 and both SCL and SDA are low for longer than 2.1s (pack disconnection).
- The voltage on V<sub>IN</sub> drops below undervoltage threshold V<sub>UV</sub> for t<sub>UVD</sub> (cell depletion).

The DS2764 returns to active mode when any of the following occurs:

- The PMOD bit has been set to 1 and either the SDA or SCL line is pulled high (pack connection).
- The PS pin is pulled low (power switch).
- The voltage on PLS becomes greater than the voltage on V<sub>DD</sub> (charger connection).

The DS2764 defaults to active mode when power is first applied.

#### Li+ PROTECTION CIRCUITRY

During active mode, the DS2764 constantly monitors cell voltage and current to protect the battery from overcharge (overvoltage), overdischarge (undervoltage), and excessive charge and discharge currents (overcurrent, short circuit). Conditions and DS2764 responses are described in the following sections and summarized in Table 1 and Figure 4.

Table 1. Li+ Protection Conditions and DS2764 Responses

| CONDITION              |                                    | ACTIVATION       |                            | DELEASE TUDESLIOLD                                                       |
|------------------------|------------------------------------|------------------|----------------------------|--------------------------------------------------------------------------|
| CONDITION              | THRESHOLD                          | DELAY            | RESPONSE                   | RELEASE THRESHOLD                                                        |
| Overvoltage            | V <sub>IN</sub> > V <sub>OV</sub>  | t <sub>OVD</sub> | CC high                    | $V_{IN} < V_{CE}$ , or $V_{IS} \le -2mV$                                 |
| Undervoltage           | V <sub>IN</sub> < V <sub>UV</sub>  | t <sub>UVD</sub> | CC, DC high,<br>Sleep Mode | V <sub>PLS</sub> > V <sub>DD</sub> <sup>(1)</sup><br>(charger connected) |
| Overcurrent, Charge    | $V_{IS} > V_{OC}^{(2)}$            | t <sub>OCD</sub> | CC, DC high                | $V_{PLS} < V_{DD} - V_{TP}$ (3)                                          |
| Overcurrent, Discharge | $V_{IS} < -V_{OC}^{(2)}$           | t <sub>OCD</sub> | DC high                    | $V_{PLS} > V_{DD} - V_{TP}$ (4)                                          |
| Short Circuit          | V <sub>SNS</sub> > V <sub>SC</sub> | t <sub>SCD</sub> | DC high                    | $V_{PLS} > V_{DD} - V_{TP}$ (4)                                          |

 $V_{IS} = V_{IS1} - V_{IS2}$ . Logic high =  $V_{PLS}$  for  $\overline{CC}$  and  $V_{DD}$  for  $\overline{DC}$ . All voltages are with respect to  $V_{SS}$ .  $I_{SNS}$  references current delivered from pin SNS.

- Note 1: If  $V_{DD} < 2.2V$ , release is delayed until the recovery charge current passed from PLS to  $V_{DD}$  charges the battery and allows  $V_{DD}$  to exceed 2.2V.
- Note 2: For the internal sense resistor configuration, the overcurrent thresholds are expressed in terms of current: I<sub>SNS</sub> > I<sub>OC</sub> for charge direction and I<sub>SNS</sub> < -I<sub>OC</sub> for discharge direction.
- Note 3: With test current  $I_{TST}$  flowing from PLS to  $V_{SS}$  (pulldown on PLS).
- Note 4: With test current  $I_{TST}$  flowing from  $V_{DD}$  to PLS (pullup on PLS).

**Overvoltage.** If the cell voltage on  $V_{IN}$  exceeds the overvoltage threshold,  $V_{OV}$ , for a period longer than overvoltage delay,  $t_{OVD}$ , the DS2764 shuts off the external charge FET and sets the OV flag in the protection register. When the cell voltage falls below charge enable threshold  $V_{CE}$ , the DS2764 turns the charge FET back on (unless another protection condition prevents it). Discharging remains enabled during overvoltage, and the DS2764 re-enables the charge FET before  $V_{IN} < V_{CE}$  if a discharge current of -80mA ( $V_{IS} \le$  -2mV) or less is detected.

**Undervoltage.** If the voltage of the cell drops below undervoltage threshold,  $V_{UV}$ , for a period longer than undervoltage delay,  $t_{UVD}$ , the DS2764 shuts off the charge and discharge FETs, sets the UV flag in the protection register, and enters sleep mode. The DS2764 provides a recovery charge path from PLS to  $V_{DD}$  to power the DS2764 by the charger when the cell is severely depleted. Once the DS2764 regains power it will enter active mode of operation and allow full charging of the cell. The recovery charge path is disabled when the cell voltage is above 3.0V to prevent cell overcharge through the PLS pin.

**Overcurrent, Charge Direction.** The voltage difference between the IS1 pin and the IS2 pin ( $V_{IS} = V_{IS1} - V_{IS2}$ ) is the filtered voltage drop across the current-sense resistor. If  $V_{IS}$  exceeds overcurrent threshold  $V_{OC}$  for a period longer than overcurrent delay  $t_{OCD}$ , the DS2764 shuts off both external FETs and sets the COC flag in the protection register. The charge current path is not re-established until the voltage on the PLS pin drops below  $V_{DD} - V_{TP}$ . The DS2764 provides a test current of value  $I_{TST}$  from PLS to  $V_{SS}$  to pull PLS down to detect the removal of the offending charge current source.

**Overcurrent, Discharge Direction.** If  $V_{IS}$  is less than  $-V_{OC}$  for a period longer than  $t_{OCD}$ , the DS2764 shuts off the external discharge FET and sets the DOC flag in the protection register. The discharge current path is not reestablished until the voltage on PLS rises above  $V_{DD}$  -  $V_{TP}$ . The DS2764 provides a test current of value  $I_{TST}$  from  $V_{DD}$  to PLS to pull PLS up to detect the removal of the offending low-impedance load.

**Short Circuit.** If the voltage on the SNS pin with respect to  $V_{SS}$  exceeds short-circuit threshold  $V_{SC}$  for a period longer than short-circuit delay  $t_{SCD}$ , the DS2764 shuts off the external discharge FET and sets the DOC flag in the protection register. The discharge current path is not re-established until the voltage on PLS rises above  $V_{DD}$  -  $V_{TP}$ . The DS2764 provides a test current of value  $I_{TST}$  from  $V_{DD}$  to PLS to pull PLS up to detect the removal of the short circuit.



Figure 4. Li+ Protection Circuitry Example Waveforms

**Summary.** All of the protection conditions described above are OR'ed together to affect the  $\overline{CC}$  and  $\overline{DC}$  outputs.

DC = (Undervoltage) or (Overcurrent, Either Direction) or (Short Circuit) or (Protection Register Bit DE = 0) or (Sleep Mode)

 $\overline{CC}$  = (Overvoltage and  $V_{IS} \ge -2mV$ ) or (Undervoltage) or (Overcurrent, Charge Direction) or (Protection Register bit CE = 0) or (Sleep Mode)

**Soft Startup.** The discharge protection FET is turned on slowly when the DS2764 enters Active mode from Sleep. The soft startup reduces the inrush current that normally occurs when a battery pack is inserted into an un-powered host system. Soft Startup does not reduce inrush currents if the DS2764 is already in Active mode when the battery pack is connected to the un-powered system.

#### **CURRENT MEASUREMENT**

In active mode, the DS2764 continually measures the current flow into and out of the battery by measuring the voltage drop across a current-sense resistor. The DS2764 is available in two configurations: 1) internal  $25m\Omega$  current-sense resistor and 2) external user-selectable sense resistor. In either configuration, the DS2764 considers the voltage difference between pins IS1 and IS2 ( $V_{IS} = V_{IS1} - V_{IS2}$ ) to be the filtered voltage drop across the sense resistor. A positive  $V_{IS}$  value indicates current is flowing into the battery (charging), while a negative  $V_{IS}$  value indicates current is flowing out of the battery (discharging).

V<sub>IS</sub> is measured with a signed resolution of 12 bits. The current register is updated in two's-complement format every 88ms with an average of 128 readings. Current measurements outside the register range are reported at the range limit. Each measurement is internally compensated for offset on a continual basis minimizing error resulting from variations in device temperature and voltage. Figure 5 shows the format of the current register.

For the internal sense resistor configuration, the DS2764 maintains the current register in units of amps, with a resolution of 0.625mA and full-scale range of no less than  $\pm 1.9$ A (see *Note 7* on I<sub>FS</sub> spec for more details). The DS2764 automatically compensates for internal sense resistor process variations and temperature effects when reporting current.

For the external sense resistor configuration, the DS2764 writes the measured  $V_{IS}$  voltage to the current register, with a 15.625 $\mu$ V resolution and a full-scale  $\pm$ 64mV range.

Figure 5. Current Register Format



#### CURRENT ACCUMULATOR

The current accumulator facilitates remaining capacity estimation by tracking the net current flow into and out of the battery. Current flow into the battery increments the current accumulator while current flow out of the battery decrements it. Data is maintained in the current accumulator in two's-complement format. Figure 6 shows the format of the current accumulator.

When the internal sense resistor is used, the DS2764 maintains the current accumulator in units of amp-hours, with a 0.25mAhrs resolution and full-scale  $\pm 8.2$ Ahrs range. When using an external sense resistor, the DS2764 maintains the current accumulator in units of volt-hours, with a  $6.25\mu Vhrs$  resolution and a full-scale  $\pm 205mVhrs$  range.

The current accumulator is a read/write register that can be altered by the host system as needed.

Figure 6. Current Accumulator Format



#### **CURRENT OFFSET COMPENSATION**

The current measurement and current accumulation are internally compensated for offset on a continual basis minimizing error resulting from variations in device temperature and voltage. Additionally, the Current Offset Bias register is a user programmable constant bias that can be used to alter the offset of the Current and Accumulated current registers. User programmed bias values can be used to correct for offset errors after final assembly of the module or pack. An offset value can be purposely chosen to bias current accumulation in the discharge polarity to ensure a pessimistic accounting of  $\mu A$  level standby currents.

The Current Offset Bias value resides in EEPROM address 33h in two's-complement format and is subtracted from current measurements during the accumulation process. The Current Offset Bias is applied to the internal and external sense resistor configurations. The factory default for EEPROM address 33h is 0.

Figure 7. Current Offset Bias



#### **VOLTAGE MEASUREMENT**

The DS2764 continually measures the voltage between pins  $V_{IN}$  and  $V_{SS}$  over a 0 to 4.75V range. The voltage register is updated in two's-complement format every 3.4ms with a 4.88mV resolution. Voltages above the maximum register value are reported as the maximum value. Figure 8 shows the voltage register format.

Figure 8. Voltage Register Format



#### TEMPERATURE MEASUREMENT

The DS2764 uses an integrated temperature sensor to continually measure battery temperature. Temperature measurements are placed in the temperature register every 220ms in two's-complement format with a  $0.125^{\circ}$ C resolution over a  $\pm 127^{\circ}$ C range. Figure 9 shows the temperature register format.

Figure 9. Temperature Register Format



#### POWER SWITCH INPUT

The DS2764 provides a power control function that uses the discharge protection FET to gate battery power to the system. The  $\overline{PS}$  pin, internally pulled to  $V_{DD}$  through a 1 $\mu$ A current source, is continuously monitored for a low-impedance connection to  $V_{SS}$ . If the DS2764 is in sleep mode, the detection of a low on the  $\overline{PS}$  pin causes the device to transition into active mode, turning on the discharge FET. If the DS2764 is already in active mode, activity on  $\overline{PS}$  has no effect on the FET control.

The host system has the option of monitoring activity on the  $\overline{PS}$  pin by reading the  $\overline{PS}$  bit in the Special Feature Register. The  $\overline{PS}$  bit latches a 0 value when a logic low occurs on the  $\overline{PS}$  pin regardless of the operating mode of the DS2764. If the host intends to monitor future  $\overline{PS}$  pin events, it must write a 1 to the  $\overline{PS}$  bit to ensure that a subsequent low forced on the  $\overline{PS}$  pin is latched into the  $\overline{PS}$  bit. The  $\overline{PS}$  bit value has no effect on operation of the DS2764 and can be ignored if  $\overline{PS}$  pin monitoring is not required.

#### **MEMORY**

The DS2764 has a 256-byte linear address space. Registers for instrumentation, status, and control are mapped in the lower 32 bytes, with lockable EEPROM blocks and the unique ROM ID occupying portions of the remaining address space. The Function Command Register occupies location FEh. All EEPROM memory is general purpose except byte addresses 31h, 32h and 33h, which should be written with the default values for the Status register, 2-Wire slave address and Current Offset register, respectively. When reading two-byte registers, (Current, ACR, Voltage and Temperature), the MSB should be read first. When the MSB of two-byte registers is read, the MSB and LSB are latched simultaneously and held for the duration of the Read Data transaction. This prevents register updates during the read and ensures synchronization between the MSB and LSB of two byte register values. For consistent results, always read the MSB and the LSB of a two-byte register during the same Read Data transaction.

EEPROM memory is shadowed by RAM to eliminate programming delays between writes and to allow the data to be verified by the host system before being copied to EEPROM. The Read Data and Write Data protocols to/from EEPROM memory addresses access the shadow RAM. The Recall Data function command transfers data from the EEPROM to the shadow RAM. The Copy Data function command transfers data from the shadow RAM to the EEPROM and requires  $t_{\text{EEC}}$  to complete programming of the EEPROM cells. In unlocked EEPROM blocks, writing data updates shadow RAM. In locked EEPROM blocks, attempts to write data are ignored. The Copy Data function command copies the contents of shadow RAM to EEPROM in an unlocked block of EEPROM but has no effect on locked blocks. The Recall Data function command copies the contents of a block of EEPROM to shadow RAM regardless of whether the block is locked or not.

Figure 10. EEPROM Access via Shadow RAM



**Table 2. Memory Map** 

| Table 2: Memory II | ·~F                              |                |
|--------------------|----------------------------------|----------------|
| ADDRESS (HEX)      | DESCRIPTION                      | READ/WRITE     |
| 00                 | Protection Register              | R/W            |
| 01                 | Status Register                  | R              |
| 02–06              | Reserved                         |                |
| 07                 | EEPROM Register                  | R/W            |
| 08                 | Special Feature Register         | R/W            |
| 09–0B              | Reserved                         |                |
| 0C                 | Voltage Register MSB             | R              |
| 0D                 | Voltage Register LSB             | R              |
| 0E                 | Current Register MSB             | R              |
| 0F                 | Current Register LSB             | R              |
| 10                 | Accumulated Current Register MSB | R/W            |
| 11                 | Accumulated Current Register LSB | R/W            |
| 12–17              | Reserved                         |                |
| 18                 | Temperature Register MSB         | R              |
| 19                 | Temperature Register LSB         | R              |
| 1A–1F              | Reserved                         |                |
| 20–2F              | EEPROM, block 0                  | R/W*           |
| 30–3F              | EEPROM, block 1                  | R/W*           |
| 40–47              | EEPROM, block 2                  | R/W*           |
| 50-EF              | Reserved                         |                |
| F0-F7              | Unique ID                        | R <sup>⁺</sup> |
| F8–FD              | Reserved                         |                |
| FE                 | Function Command Register        | W              |
| FF                 | Reserved                         |                |

<sup>\*</sup> Each EEPROM block is read/write until locked by the LOCK command, after which it is read-only.

#### PROTECTION REGISTER

The protection register consists of flags that indicate protection circuit status and switches that give conditional control over the charging and discharging paths. Bits OV, UV, COC, and DOC are set when corresponding protection conditions occur and remain set until cleared by the host system. The default values of the CE and DE bits of the protection register are stored in lockable EEPROM in the corresponding bits in address 30h. A recall data command for EEPROM block 1 recalls the default values into CE and DE. Figure 11 shows the format of the protection register. The function of each bit is described in detail in the following paragraphs.

Figure 11. Protection Register Format

|     |          |       |       | ADDRE | ESS 00 |       |       |       |
|-----|----------|-------|-------|-------|--------|-------|-------|-------|
| BIT | 7        | BIT 6 | BIT 5 | BIT 4 | BIT 3  | BIT 2 | BIT 1 | BIT 0 |
| 0/  | <b>/</b> | UV    | COC   | DOC   | CC     | DC    | CE    | DE    |

**OV**—Overvoltage Flag. When set to 1, this bit indicates the battery pack has experienced an overvoltage condition. This bit must be reset by the host system.

**UV**—Undervoltage Flag. When set to 1, this bit indicates the battery pack has experienced an undervoltage condition. This bit must be reset by the host system.

**COC**—Charge Overcurrent Flag. When set to 1, this bit indicates the battery pack has experienced a charge-direction overcurrent condition. This bit must be reset by the host system.

**DOC**—Discharge Overcurrent Flag. When set to 1, this bit indicates the battery pack has experienced a discharge-direction overcurrent condition. This bit must be reset by the host system.

<sup>+</sup> Unique 64 bit ID is a factory option available by special order. Units with IDs do not allow access to block 2 of user EEPROM

 $\overline{CC}$ — $\overline{CC}$  Pin Mirror. This read-only bit mirrors the state of the  $\overline{CC}$  output pin.

 $\overline{DC}$ — $\overline{DC}$  Pin Mirror. This read-only bit mirrors the state of the  $\overline{DC}$  output pin.

**CE**—Charge Enable. Writing a 0 to this bit disables charging ( $\overline{\text{CC}}$  output high, external charge FET off) regardless of cell or pack conditions. Writing a 1 to this bit enables charging, subject to override by the presence of any protection conditions. The DS2764 automatically sets this bit to 1 when it transitions from sleep mode to active mode.

**DE**—Discharge Enable. Writing a 0 to this bit disables discharging ( $\overline{DC}$  output high, external discharge FET off) regardless of cell or pack conditions. Writing a 1 to this bit enables discharging, subject to override by the presence of any protection conditions. The DS2764 automatically sets this bit to 1 when it transitions from sleep mode to active mode.

#### STATUS REGISTER

The read-only Status register shows the status of bits which enable or disable selected functions of the DS2764. Functions are enabled or disabled by programming a default value for the corresponding bits in lockable EEPROM address 31h. After writing the desired value to 31h, the Copy Data and Recall Data commands for EEPROM block 1 are required to transfer the default values into the status register bits and activate the selected functions. The selected functions become the default mode of the DS2764 since a recall from block 1 occurs on power-up. The format of the Status register is shown in Figure 12.

Figure 12. Status Register Format

|       |       |       | ADDR  | ESS 01 |       |       |       |
|-------|-------|-------|-------|--------|-------|-------|-------|
| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3  | BIT 2 | BIT 1 | BIT 0 |
| Х     | Х     | PMOD  | X     | Х      | X     | Х     | Х     |

X—Reserved Bits.

**PMOD**—Sleep Mode Enable. A value of 1 in this bit enables the DS2764 to enter sleep mode when the bus is low for greater than 2s and to leave sleep mode when the SCL OR SDA line goes high. A value of 0 disables bus-related transitions into and out of sleep mode. This bit is read-only. The desired default value should be set in bit 5 of address 31h. The factory default is 0.

#### EEPROM REGISTER

The format of the EEPROM register is shown in Figure 13. The function of each bit is described in detail in the following paragraphs.

Figure 13. EEPROM Register Format

| BIT 7         BIT 6         BIT 5         BIT 4         BIT 3         BIT 2         BIT 1         BIT 0           EEC         LOCK         X         X         X         BL2         BL1         BL0 |   |       |       |       | ADDRI | ESS 07 |       |       |       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|-------|-------|-------|--------|-------|-------|-------|
| EEC LOCK X X X BL2 BL1 BL0                                                                                                                                                                           | _ | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3  | BIT 2 | BIT 1 | BIT 0 |
|                                                                                                                                                                                                      |   | EEC   | LOCK  | Х     | X     | Х      | BL2   | BL1   | BL0   |

**EEC**—EEPROM Copy Flag. A 1 in this read-only bit indicates that a Copy Data or Lock function command is in progress. While this bit is high, writes to EEPROM addresses are ignored and Copy Data and Lock function commands cannot be issued. A 0 in this bit indicates that data may be written to unlocked EEPROM blocks.

**LOCK**—EEPROM Lock Enable. When this bit is 0, the Lock function command is ignored. Writing a 1 to this bit enables the Lock function command. After the Lock function command is executed, the LOCK bit is reset to 0. The factory default is 0.

**BL2**—EEPROM Block 2 Lock Flag. A 1 in this read-only bit indicates that EEPROM block 2 (addresses 40 to 47) is locked (read-only) while a 0 indicates block 2 is unlocked (read/write). The special order unique 64-bit ID device does not support EEPROM Block 2.

**BL1**—EEPROM Block 1 Lock Flag. A 1 in this read-only bit indicates that EEPROM block 1 (addresses 30 to 3F) is locked (read-only) while a 0 indicates block 1 is unlocked (read/write).

**BL0**—EEPROM Block 0 Lock Flag. A 1 in this read-only bit indicates that EEPROM block 0 (addresses 20 to 2F) is locked (read-only) while a 0 indicates block 0 is unlocked (read/write).

X—Reserved Bits.

#### SPECIAL FEATURE REGISTER

The format of the special feature register is shown in Figure 14. The function of each bit is described in detail in the following paragraphs.

Figure 14. Special Feature Register Format

|       |       |       | ADDR  | ESS 08 |       |       |       |
|-------|-------|-------|-------|--------|-------|-------|-------|
| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3  | BIT 2 | BIT 1 | BIT 0 |
| PS    | Х     | Х     | Х     | Х      | Х     | SAWE  | X     |

 $\overline{PS}$ — $\overline{PS}$  Pin Latch. This bit latches a low state on the  $\overline{PS}$  pin with a 0 value. The bit is cleared only by writing a 1 to this location. See the Power Switch Input section.

**SAWE**—Slave Address Write Enable. This bit must be set to 1 before the 2-wire slave address in location 0x32 can be modified. SAWE should be written back to 0 after writing the slave address. Power up default is 0.

X—Reserved Bits.

### PROGRAMMABLE SLAVE ADDRESS

The 2-Wire slave address of the DS2764 is stored in lockable EEPROM block 1, address 32h. Programming the slave address requires a write to set the SAWE bit in the Special Feature register, followed by a write to 32h with the desired slave address. The new slave address value is effective following the write to 32h, and must be used to address the DS2764 on subsequent bus transactions. The slave address value is not stored to EEPROM until a Copy EEPROM block 1 command is executed. Prior to executing the Copy command, power cycling the DS2764 restores the original slave address value. The data format of the slave address value in address 32h is shown in Figure 15.

Figure 15. Slave Address Format

| ADDRESS 32 |       |       |       |       |       |       |       |
|------------|-------|-------|-------|-------|-------|-------|-------|
| BIT 7      | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 |
| A6         | A5    | A4    | A3    | A2    | A1    | A0    | Х     |

**A6 to A0**—Slave Address. A6-A0 contains the 7-bit slave address of the DS2764. The factory default is 0110100b.

X—Reserved Bits.

#### 2-WIRE BUS SYSTEM

The 2-Wire bus system supports operation as a slave only device in a single or multi-slave, and single or multi-master system. Up to 128 slave devices may share the bus by uniquely setting the 7-bit slave address. The 2-wire interface consists of a serial data line (SDA) and serial clock line (SCL). SDA and SCL provide bidirectional communication between the DS2764 slave device and a master device at speeds up to 100kHz. The DS2764's SDA pin operates bi-directionally, that is, when the DS2764 receives data, SDA operates as an input, and when the DS2764 returns data, SDA operates as an open drain output, with the host system providing a resistive pull-up. The DS2764 always operates as a slave device, receiving and transmitting data under the control of a master device. The master initiates all transactions on the bus and generates the SCL signal as well as the START and STOP bits which begin and end each transaction.

#### **Bit Transfer**

One data bit is transferred during each SCL clock cycle, with the cycle defined by SCL transitioning low-to-high and then high-to-low. The SDA logic level must remain stable during the high period of the SCL clock pulse. Any change in SDA when SCL is high is interpreted as a START or STOP control signal.

#### **Bus Idle**

The bus is defined to be idle, or not busy, when no master device has control. Both SDA and SCL remain high when the bus is idle. The STOP condition is the proper method to return the bus to the idle state.

#### **START and STOP Conditions**

The master initiates transactions with a START condition (S), by forcing a high-to-low transition on SDA while SCL is high. The master terminates a transaction with a STOP condition (P), a low-to-high transition on SDA while SCL is high. A Repeated START condition (Sr) can be used in place of a STOP then START sequence to terminate one transaction and begin another without returning the bus to the idle state. In multi-master systems, a Repeated START allows the master to retain control of the bus. The START and STOP conditions are the only bus activities in which the SDA transitions when SCL is high.

#### **Acknowledge Bits**

Each byte of a data transfer is acknowledged with an Acknowledge bit (A) or a No Acknowledge bit (N). Both the master and the DS2764 slave generate acknowledge bits. To generate an Acknowledge, the receiving device must pull SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it low until SCL returns low. To generate a No Acknowledge (also called NAK), the receiver releases SDA before the rising edge of the acknowledge-related clock pulse and leaves SDA high until SCL returns low. Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer can occur if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master should re-attempt communication.

#### **Data Order**

A byte of data consists of 8 bits ordered most significant bit (msb) first. The least significant bit (lsb) of each byte is followed by the Acknowledge bit. DS2764 registers composed of multi-byte values are ordered most significant byte (MSB) first. The MSB of multi-byte registers is stored on even data memory addresses.

#### **Slave Address**

A bus master initiates communication with a slave device by issuing a START condition followed by a Slave Address (SAddr) and the read/write (R/W) bit. When the bus is idle, the DS2764 continuously monitors for a START condition followed by its slave address. When the DS2764 receives a slave address that matches the value in its Programmable Slave Address register, it responds with an Acknowledge bit during the clock period following the R/W bit. The 7-bit Programmable Slave Address register is factory programmed to 0110100. The slave address can be re-programmed, refer to the Programmable Slave Address section for details.

#### Read/Write Bit

The R/W bit following the slave address determines the data direction of subsequent bytes in the transfer. R/W = 0 selects a write transaction, with the following bytes being written by the master to the slave. R/W = 1 selects a read transaction, with the following bytes being read from the stave by the master.

#### **Bus Timing**

The DS2764 is compatible with any bus timing up to 100kHz. No special configuration is required to operate at any speed.

#### 2-Wire Command Protocols

The command protocols involve several transaction formats. The simplest format consists of the master writing the START bit, slave address, R/W bit, and then monitoring the acknowledge bit for presence of the DS2764. More complex formats such as the Write Data, Read Data and Function command protocols write data, read data and execute device specific operations. All bytes in each command format require the slave or host to return an Acknowledge bit before continuing with the next byte. Each function command definition outlines the required transaction format. The following key applies to the transaction formats.

Table 3. 2-Wire Protocol Key

| KEY   | DESCRIPTION                 | KEY  | DESCRIPTION                 |
|-------|-----------------------------|------|-----------------------------|
| S     | START bit                   | Sr   | Repeated START              |
| SAddr | Slave Address (7-bit)       | W    | R/W bit = 0                 |
| FCmd  | Function Command byte       | R    | R/W bit = 1                 |
| MAddr | Memory Address byte         | Р    | STOP bit                    |
| Data  | Data byte written by master | Data | Data byte returned by slave |
| Α     | Acknowledge bit - Master    | Α    | Acknowledge bit—Slave       |
| N     | No Acknowledge - Master     | N    | No Acknowledge—Slave        |

#### **Basic Transaction Formats**

Write: S SAddr W A MAddr A Data0 A P

A write transaction transfers one or more data bytes to the DS2764. The data transfer begins at the memory address supplied in the MAddr byte. Control of the SDA signal is retained by the master throughout the transaction, except for the Acknowledge cycles.



A read transaction transfers one or more bytes *from* the DS2764. Read transactions are composed of two parts, a write portion followed by a read portion, and is therefore inherently longer than a write transaction. The write portion communicates the starting point for the read operation. The read portion follows immediately, beginning with a Repeated START, Slave Address with R/W set to a 1. Control of SDA is assumed by the DS2764 beginning with the Slave Address Acknowledge cycle. Control of the SDA signal is retained by the DS2764 throughout the transaction, except for the Acknowledge cycles. The master indicates the end of a read transaction by responding to the last byte it requires with a No Acknowledge. This signals the DS2764 that control of SDA is to remain with the master following the Acknowledge clock.

#### Write Data Protocol

The write data protocol is used to write to register and shadow RAM data to the DS2764 starting at memory address MAddr. Data0 represents the data written to MAddr, Data1 represents the data written to MAddr + 1 and DataN represents the last data byte, written to MAddr + N. The master indicates the end of a write transaction by sending a STOP or Repeated START after receiving the last acknowledge bit.

The msb of the data to be stored at address MAddr can be written immediately after the MAddr byte is acknowledged. Because the address is automatically incremented after the least significant bit (lsb) of each byte is received by the DS2764, the msb of the data at address MAddr + 1 is can be written immediately after the acknowledgement of the data at address MAddr. If the bus master continues an auto-incremented write transaction beyond address 4Fh, the DS2764 ignores the data. Data is also ignored on writes to read-only addresses and reserved addresses, locked EEPROM blocks as well as a write that auto increments to the Function Command register (address FEh). Incomplete bytes and bytes that are Not Acknowledged by the DS2764 are not written to memory. As noted in the Memory Section, writes to unlocked EEPROM blocks modify the shadow RAM only.

#### **Read Data Protocol**

The Read Data protocol is used to read register and shadow RAM data from the DS2764 starting at memory address specified by MAddr. Data0 represents the data byte in memory location MAddr, Data1 represents the data from MAddr + 1 and DataN represents the last byte read by the master.

S SAddr W A MAddr A Sr SAddr R A Data0 A Data1 A ... DataN N P

Data is returned beginning with the most significant bit (msb) of the data in MAddr. Because the address is automatically incremented after the least significant bit (lsb) of each byte is returned, the msb of the data at address MAddr + 1 is available to the host immediately after the acknowledgement of the data at address MAddr. If the bus master continues to read beyond address FFh, the DS2764 outputs data values of FFh. Addresses labeled "Reserved" in the memory map return undefined data. The bus master terminates the read transaction at any byte boundary by issuing a No Acknowledge followed by a STOP or Repeated START.

#### **Function Command Protocol**

The Function Command protocol executes a device specific operation by writing one of the function command values (FCmd) to memory address FEh. Table 4 lists the DS2764 FCmd values and describes the actions taken by each. A one byte write protocol is used to transmit the function command, with the MAddr set to FEh and the data byte set to the desired FCmd value. Additional data bytes are ignored. Data read from memory address FEh is undefined.

S SAddr W A MAddr=0FEh A FCmd A P

**Table 4. Function Commands** 

| FUNCTION<br>COMMAND | TARGET<br>EEPROM<br>BLOCK | FCMD<br>VALUE | DESCRIPTION                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
|---------------------|---------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                     | 0                         | 42h           | This command copies the shadow RAM to the target EEPROM block Copy Data commands that target locked blocks are ignored. While the Copy Data command is executing, the EEC bit in the EEPROM regist                                                                                                  |  |  |  |  |  |
| Copy Data           | 1                         | 44h           | set to 1, and Write Data commands with MAddr set to any address within the target block are ignored. Read Data and Write Data commands with MAddr set outside the target block are processed while the copy is in                                                                                   |  |  |  |  |  |
|                     | 2                         | 48h           | progress. The Copy Data command execution time, t <sub>EEC</sub> , is 2ms typical and starts after the FCMD byte is acknowledged. Subsequent Copy or Lock commands must be delayed until the EEPROM programming cycle completes.                                                                    |  |  |  |  |  |
|                     | 0                         | B2h           |                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Recall Data         | 1                         | B4h           | This command recalls the contents of the targeted EEPROM block to shadow RAM.                                                                                                                                                                                                                       |  |  |  |  |  |
|                     | 2                         | B8h           | Shadow 10 twi.                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|                     | 0                         | 63h           | This command locks (write-protects) the targeted EEPROM block. The                                                                                                                                                                                                                                  |  |  |  |  |  |
|                     | 1                         | 66h           | LOCK bit in the EEPROM register must be set to 1 before the lock command is executed. If the LOCK bit is 0, the lock command has no                                                                                                                                                                 |  |  |  |  |  |
| Lock                | 2                         | 6Ah           | effect. The lock command is permanent; a locked block can never be written again. The Lock command execution time, t <sub>EEC</sub> , is 2ms typical and starts after the FCMD byte is acknowledged. Subsequent Copy or Lock commands must be delayed until the EEPROM programming cycle completes. |  |  |  |  |  |

Note: EEPROM block 2 is not supported on special order devices with unique IDs.

### **64-BIT UNIQUE ID**

The DS2764 can be special ordered with a unique, factory-programmed ID that is 64 bits in length. The first eight bits are the product family code (B0h for DS2764). The next 48 bits are a unique 40-bit serial number followed by 0x64h. The last eight bits are a cyclic redundancy check (CRC) of the first 56 bits (see Figure 16). The 64-bit ID can be read as 8 bytes starting at memory address F0h. The 64-bit ID is read only.

# Figure 16. 64-BIT ID FORMAT

| O DIT CDC | 40 DIT CEDIAL NUMBED | 8-BIT FAMILY |
|-----------|----------------------|--------------|
| 8-BIT CRC | 48-BIT SERIAL NUMBER | CODE (B0h)   |
| msb       |                      | lsb          |

#### SELECTOR GUIDE

|                   | _        |                                                                            |
|-------------------|----------|----------------------------------------------------------------------------|
| PART              | MARKING  | PACKAGE INFORMATION                                                        |
| DS2764AE+         | DS2764A  | TSSOP, External Sense Resistor, 4.275V V <sub>OV</sub>                     |
| DS2764BE+         | DS2764B  | TSSOP, External Sense Resistor, 4.35V V <sub>OV</sub>                      |
| DS2764AE+T&R      | DS2764A  | DS2764AE+ on Tape-and-Reel                                                 |
| DS2764BE+T&R      | DS2764B  | DS2764BE+ on Tape-and-Reel                                                 |
| DS2764AE+025*     | 2764A25  | TSSOP, $25m\Omega$ Sense Resistor, $4.275V V_{OV}$                         |
| DS2764BE+025*     | 2764B25  | TSSOP, $25m\Omega$ Sense Resistor, $4.35V V_{OV}$                          |
| DS2764AE+025/T&R* | 2764A25  | DS2764AE+025 in Tape-and-Reel                                              |
| DS2764BE+025/T&R* | 2764B25  | DS2764BE+025 in Tape-and-Reel                                              |
| DS2764AX-025/T&R* | DS2764AR | Flip-Chip, $25m\Omega$ Sense Resistor, Tape-and-Reel, $4.275V\ V_{OV}$     |
| DS2764BX-025/T&R* | DS2764BR | Flip-Chip, 25m $\Omega$ Sense Resistor, Tape-and-Reel, 4.35V V $_{\rm OV}$ |
| DS2764AX/T&R*     | DS2764A  | Flip-Chip, External Sense Resistor, Tape-and-Reel, 4.275V $V_{\text{OV}}$  |
| DS2764BX/T&R*     | DS2764B  | Flip-Chip, External Sense Resistor, Tape-and-Reel, 4.35V V <sub>OV</sub>   |

<sup>\*</sup>Denotes option available at a future date; contact factory for availability.

**Note 1:** Additional V<sub>OV</sub> options are available, contact the factory.

Note 2: To order devices with the unique 64-bit ID option, contact the factory.

# **PACKAGE INFORMATION**

For the latest package outline information and land patterns, go to www.maxim-ic.com/packages.

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 © 2006 Maxim Integrated Products Maxim is a registered trademark of Maxim Integrated Products, Inc.

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

T&R = Tape and reel.