## NCP1200A

## PWM Current-Mode Controller for Universal Off-Line Supplies Featuring Low Standby Power

Housed in SOIC-8 or PDIP-8 package, the NCP1200A enhances the previous NCP1200 series by offering a reduced optocoupler current together with an increased drive capability. Due to its novel concept, the circuit allows the implementation of complete off-line AC-DC adapters, battery charger or a SMPS where standby power is a key parameter.

With an internal structure operating at a fixed $40 \mathrm{kHz}, 60 \mathrm{kHz}$ or 100 kHz , the controller supplies itself from the high-voltage rail, avoiding the need of an auxiliary winding. This feature naturally eases the designer task in battery charger applications. Finally, current-mode control provides an excellent audio-susceptibility and inherent pulse-by-pulse control.

When the current setpoint falls below a given value, e.g. the output power demand diminishes, the IC automatically enters the so-called skip cycle mode and provides excellent efficiency at light loads. Because this occurs at a user adjustable low peak current, no acoustic noise takes place.

The NCP1200A features an efficient protective circuitry which, in presence of an overcurrent condition, disables the output pulses while the device enters a safe burst mode, trying to restart. Once the default has gone, the device auto-recovers.

## Features

- Pb-Free Packages are Available
- No Auxiliary Winding Operation
- Auto-Recovery Internal Output Short-Circuit Protection
- Extremely Low No-Load Standby Power
- Current-Mode Control with Skip-Cycle Capability
- Internal Temperature Shutdown
- Internal Leading Edge Blanking
- 250 mA Peak Current Capability
- Internally Fixed Frequency at $40 \mathrm{kHz}, 60 \mathrm{kHz}$ and 100 kHz
- Direct Optocoupler Connection
- SPICE Models Available for TRANsient and AC Analysis
- Pin to Pin Compatible with NCP1200


## Typical Applications

- AC-DC Adapters for Portable Devices
- Offline Battery Chargers
- Auxiliary Power Supplies (USB, Appliances, TVs, etc.)


## ON Semiconductor ${ }^{\text {® }}$

http://onsemi.com

## MINIATURE PWM CONTROLLER FOR HIGH POWER AC-DC WALL ADAPTERS AND OFFLINE BATTERY CHARGERS



ORDERING INFORMATION
See detailed ordering and shipping information in the package dimensions section on page 14 of this data sheet.

*Please refer to the application information section.

Figure 1. Typical Application Example

PIN FUNCTION DESCRIPTION

| Pin No. | Pin Name | Function | Pin Description |
| :---: | :---: | :---: | :---: |
| 1 | Adj | Adjust the skipping peak current | This pin lets you adjust the level at which the cycle skipping process takes place. Shorting this pin to ground, permanently disables the skip cycle feature. |
| 2 | FB | Sets the peak current setpoint | By connecting an optocoupler to this pin, the peak current setpoint is adjusted accordingly to the output power demand. |
| 3 | CS | Current sense input | This pin senses the primary current and routes it to the internal comparator via an L.E.B. |
| 4 | GND | The IC ground | - |
| 5 | Drv | Driving pulses | The driver's output to an external MOSFET. |
| 6 | $\mathrm{V}_{\mathrm{CC}}$ | Supplies the IC | This pin is connected to an external bulk capacitor of typically $10 \mu \mathrm{~F}$. |
| 7 | NC | - | This unconnected pin ensures adequate creepage distance. |
| 8 | HV | Generates the $\mathrm{V}_{\mathrm{CC}}$ from the line | Connected to the high-voltage rail, this pin injects a constant current into the $\mathrm{V}_{\mathrm{CC}}$ bulk capacitor. |



Figure 2. Internal Circuit Architecture

MAXIMUM RATINGS

| Rating | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| Power Supply Voltage | $\mathrm{V}_{\mathrm{CC}}$ | 16 | V |
| Thermal Resistance Junction-to-Air, PDIP-8 Version | $\mathrm{R}_{\theta \mathrm{JA}}$ | 100 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance Junction-to-Air, SOIC Version | $\mathrm{R}_{\theta \mathrm{JA}}$ | 178 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Junction Temperature | $\mathrm{T}_{\mathrm{J}(\mathrm{max})}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Temperature Shutdown | - | 145 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | - | -60 to +150 | ${ }^{\circ} \mathrm{C}$ |
| ESD Capability, Human Body Model Model (All pins except $\mathrm{V}_{\mathrm{CC}}$ and HV) | - | 2.0 | kV |
| ESD Capability, Machine Model | - | 200 | V |
| Maximum Voltage on Pin 8 (HV), Pin 6 (VCC) Grounded | - | 450 | V |
| Maximum Voltage on Pin 8 (HV), Pin 6 (VCC) Decoupled to Ground with 10 FF | - | 500 | V |
| Minimum Operating Voltage on Pin 8 (HV) | - | 40 | V |

Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected.

## NCP1200A

ELECTRICAL CHARACTERISTICS (For typical values $\mathrm{T}_{J}=25^{\circ} \mathrm{C}$, for min/max values $\mathrm{T}_{J}=0^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}, \mathrm{Max} \mathrm{T}_{J}=150^{\circ} \mathrm{C}$, $\mathrm{V}_{\mathrm{CC}}=11 \mathrm{~V}$ unless otherwise noted.)

| Characteristic | Symbol | Pin | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

Dynamic Self-Supply (All frequency versions, otherwise noted)

| $\mathrm{V}_{\mathrm{CC}}$ Increasing Level at which the Current Source Turns-Off | $\mathrm{V}_{\mathrm{CC} \text { (off) }}$ | 6 | 11.2 | 12.1 | 13.1 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ Decreasing Level at which the Current Source Turns-On | $\mathrm{V}_{\mathrm{CC} \text { (on) }}$ | 6 | 9.0 | 10 | 11 | V |
| $\mathrm{V}_{\text {cc }}$ Decreasing Level at which the Latchoff Phase Ends | $\mathrm{V}_{\text {CC(latch }}$ | 6 | - | 5.4 | - | V |
| Internal IC Consumption, No Output Load on Pin 5 | ICC1 | 6 | - | 750 | $\begin{gathered} 1000 \\ \text { (Note 1) } \end{gathered}$ | $\mu \mathrm{A}$ |
| Internal IC Consumption, 1.0 nF Output Load on Pin 5, Fsw $=40 \mathrm{kHz}$ | ICC2 | 6 | - | 1.2 | $\begin{gathered} 1.4 \\ \text { (Note 2) } \end{gathered}$ | mA |
| Internal IC Consumption, 1.0 nF Output Load on Pin 5, Fsw $=60 \mathrm{kHz}$ | ICC2 | 6 | - | 1.4 | $\begin{gathered} 1.6 \\ (\text { Note 2) } \end{gathered}$ | mA |
| Internal IC Consumption, 1.0 nF Output Load on Pin $5, \mathrm{~F}_{\text {SW }}=100 \mathrm{kHz}$ | ICC2 | 6 | - | 1.9 | $\begin{gathered} 2.2 \\ (\text { Note 2) } \end{gathered}$ | mA |
| Internal IC Consumption, Latchoff Phase | ICC3 | 6 | - | 350 | - | $\mu \mathrm{A}$ |

Internal Startup Current Source ( $\mathrm{T}_{\mathrm{J}}>0^{\circ} \mathrm{C}$, pin 8 biased at 50 V )

| High-Voltage Current Source, $\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V}$ | IC1 | 8 | 4.0 | 7.0 | - | mA |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| High-Voltage Current Source, $\mathrm{V}_{\mathrm{CC}}=0$ | IC2 | 8 | - | 13 | - | mA |

## Drive Output

| Output Voltage Rise-Time @ CL $=1.0 \mathrm{nF}, 10-90 \%$ of Output Signal | $\mathrm{T}_{\mathrm{r}}$ | 5 | - | 67 | - | ns |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Voltage Fall-Time @ CL $=1.0 \mathrm{nF}, 10-90 \%$ of Output Signal | $\mathrm{T}_{\mathrm{f}}$ | 5 | - | 25 | - | ns |
| Source Resistance | $\mathrm{R}_{\mathrm{OH}}$ | 5 | 27 | 40 | 61 | $\Omega$ |
| Sink Resistance | $\mathrm{R}_{\mathrm{OL}}$ | 5 | 5.0 | 10 | 21 | $\Omega$ |

Current Comparator (Pin 5 unloaded unless otherwise noted)

| Input Bias Current @ 1.0 V Input Level on Pin 3 | $\mathrm{I}_{\mathrm{IB}}$ | 3 | - | 0.02 | - | $\mu \mathrm{A}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Maximum Internal Current Setpoint (Note 3) | $\mathrm{I}_{\text {Limit }}$ | 3 | 0.8 | 0.9 | 1.0 | V |
| Default Internal Current Setpoint for Skip Cycle Operation | $\mathrm{I}_{\text {Lskip }}$ | 3 | - | 360 | - | mV |
| Propagation Delay from Current Detection to Gate OFF State | $\mathrm{T}_{\text {DEL }}$ | 3 | - | 90 | 160 | ns |
| Leading Edge Blanking Duration (Note 3) | $\mathrm{T}_{\text {LEB }}$ | 3 | - | 250 | - | ns |

Internal Oscillator ( $\mathrm{V}_{\mathrm{CC}}=11 \mathrm{~V}$, pin 5 loaded by $1.0 \mathrm{k} \Omega$ )

| Oscillation Frequency, 40 kHz Version | $\mathrm{f}_{\mathrm{osc}}$ | - | 37 | 43 | 48 | kHz |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Built-in Frequency Jittering, $\mathrm{f}_{\mathrm{sw}}=40 \mathrm{kHz}$ | $\mathrm{f}_{\text {jitter }}$ | - | - | 350 | - | kHz |
| Oscillation Frequency, 60 kHz Version | $\mathrm{f}_{\mathrm{osc}}$ | - | 53 | 61 | 68 | kHz |
| Built-in Frequency Jittering, $\mathrm{f}_{\mathrm{sw}}=60 \mathrm{kHz}$ | $\mathrm{f}_{\text {jitter }}$ | - | - | 460 | - | kHz |
| Oscillation Frequency, 100 kHz Version | $\mathrm{f}_{\mathrm{Osc}}$ | - | 90 | 103 | 114 | kHz |
| Built-in Frequency Jittering, $\mathrm{f}_{\mathrm{sw}}=100 \mathrm{kHz}$ | $\mathrm{f}_{\text {jitter }}$ | - | - | 620 | - | kHz |
| Maximum Duty Cycle | Dmax | - | 74 | 83 | 87 | $\%$ |

Feedback Section ( $\mathrm{V}_{\mathrm{CC}}=11 \mathrm{~V}$, pin 5 unloaded)

| Internal Pullup Resistor | $\mathrm{R}_{\mathrm{up}}$ | 2 | - | 20 | - | $\mathrm{k} \Omega$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin 3 to Current Setpoint Division Ratio | $\mathrm{I}_{\text {ratio }}$ | - | - | 3.3 | - | - |

## Skip Cycle Generation

| Default Skip Mode Level | $\mathrm{V}_{\text {skip }}$ | 1 | 0.95 | 1.2 | 1.45 | V |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Pin 1 Internal Output Impedance | $\mathrm{Z}_{\text {out }}$ | 1 | - | 22 | - | $\mathrm{k} \Omega$ |

1. Max value at $\mathrm{T}_{J}=0^{\circ} \mathrm{C}$.
2. Maximum value @ $\mathrm{T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, please see characterization curves.
3. Pin 5 loaded by 1.0 nF .


Figure 3. HV Pin Leakage Current vs. Temperature


Figure 5. $\mathbf{V}_{\mathbf{C C}(o n)}$ vs. Temperature


Figure 7. ICC2 vs. Temperature


Figure 4. $\mathbf{V}_{\mathbf{C C}(\text { off) }}$ vs. Temperature


Figure 6. ICC1 vs. Temperature


Figure 8. Switching Frequency vs. Temperature


Figure 9. $\mathrm{V}_{\mathrm{Cc}}$ Latchoff vs. Temperature


Figure 11. Drive and Source Resistance vs. Temperature


Figure 13. $\mathbf{V}_{\text {SKIP }}$ vs. Temperature


Figure 10. ICC3 vs. Temperature


Figure 12. Current Sense Limit vs. Temperature


Figure 14. Max Duty Cycle vs. Temperature

## APPLICATION INFORMATION

## Introduction

The NCP1200A implements a standard current mode architecture where the switch-off time is dictated by the peak current setpoint. This component represents the ideal candidate where low part-count is the key parameter, particularly in low-cost AC-DC adapters, auxiliary supplies, etc. Due to its high-performance High-Voltage technology, the NCP1200A incorporates all the necessary components normally needed in UC384X based supplies: timing components, feedback devices, low-pass filter and self-supply. This later point emphasizes the fact that ON Semiconductor's NCP1200A does NOT need an auxiliary winding to operate: the product is naturally supplied from the high-voltage rail and delivers a $\mathrm{V}_{\mathrm{CC}}$ to the IC. This system is called the Dynamic Self-Supply (DSS).

## Dynamic Self-Supply

The DSS principle is based on the charge/discharge of the $\mathrm{V}_{\mathrm{CC}}$ bulk capacitor from a low level up to a higher level. We can easily describe the current source operation with a bunch of simple logical equations:

POWER-ON: IF $\mathrm{V}_{\mathrm{CC}}<\mathrm{VCC}_{\mathrm{H}}$ THEN Current Source is ON, no output pulses
IF $\mathrm{V}_{\mathrm{CC}}$ decreasing $>\mathrm{VCC}_{\mathrm{L}}$ THEN Current Source is OFF, output is pulsing
IF $\mathrm{V}_{\mathrm{CC}}$ increasing $<\mathrm{VCC}_{\mathrm{H}}$ THEN Current Source is ON, output is pulsing
Typical values are: $\mathrm{VCC}_{\mathrm{H}}=12 \mathrm{~V}, \mathrm{VCC}_{\mathrm{L}}=10 \mathrm{~V}$
To better understand the operational principle, Figure 15's sketch offers the necessary light:


Figure 15. The charge/discharge cycle over a $10 \mu \mathrm{~F} \mathrm{~V}_{\mathrm{CC}}$ capacitor

The DSS behavior actually depends on the internal IC consumption and the MOSFETs gate charge Qg. If we select a MOSFET like the MTP2N60E, Qg max equals 22 nC . With a maximum switching frequency of 68 kHz for the P60 version, the average power necessary to drive the MOSFET (excluding the driver efficiency and neglecting various voltage drops) is:
$\mathrm{F}_{\mathrm{SW}} \cdot \mathrm{Qg} \cdot \mathrm{V}_{\mathrm{CC}}$ with
$\mathrm{F}_{\mathrm{SW}}=$ maximum switching frequency
Qg = MOSFETs gate charge
$\mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{GS}}$ level applied to the gate
To obtain the final IC current, simply divide this result by $\mathrm{V}_{\mathrm{CC}}: \mathrm{I}_{\text {driver }}=\mathrm{F}_{\mathrm{SW}} \cdot \mathrm{Qg}=1.5 \mathrm{~mA}$. The total standby power consumption at no-load will therefore heavily rely on the internal IC consumption plus the above driving current (altered by the driver's efficiency). Suppose that the IC is supplied from a 350 VDC line. The current flowing through pin 8 is a direct image of the NCP1200A consumption (neglecting the switching losses of the HV current source). If ICC2 equals $2.3 \mathrm{~mA} @ \mathrm{~T}_{\mathrm{J}}=25^{\circ} \mathrm{C}$, then the power dissipated (lost) by the IC is simply: $350 \times 2.3 \mathrm{~m}=805 \mathrm{~mW}$. For design and reliability reasons, it would be interesting to reduce this source of wasted power which increases the die temperature. This can be achieved by using different methods:

1. Use a MOSFET with lower gate charge Qg
2. Connect pin through a diode (1N4007 typically) to one of the mains input. The average value on pin 8 becomes $\frac{\mathrm{V}_{\text {MAINS }} \text { (peak) } \cdot 2}{\pi}$. Our power
contribution example drops to: $223 \times 2.3 \mathrm{~m}=512$ mW . If a resistor is installed between the mains and the diode, you further force the dissipation to migrate from the package to the resistor. The resistor value should account for low-line startup.
3. Permanently force the $\mathrm{V}_{\mathrm{CC}}$ level above $\mathrm{VCC}_{\mathrm{H}}$ with an auxiliary winding. It will automatically disconnect the internal startup source and the IC will be fully self-supplied from this winding. Again, the total power drawn from the mains will significantly decrease. Make sure the auxiliary voltage never exceeds the 16 V limit.


Figure 16. A simple diode naturally reduces the average voltage on pin 8

## Skipping Cycle Mode

The NCP1200A automatically skips switching cycles when the output power demand drops below a given level. This is accomplished by monitoring the FB pin. In normal operation, pin 2 imposes a peak current accordingly to the load value. If the load demand decreases, the internal loop asks for less peak current. When this setpoint reaches a determined level, the IC prevents the current from decreasing further down and starts to blank the output pulses: the IC enters the so-called skip cycle mode, also named controlled burst operation. The power transfer now depends upon the width of the pulse bunches (Figure 18). Suppose we have the following component values:

Lp, primary inductance $=1 \mathrm{mH}$
$\mathrm{F}_{\text {SW }}$, switching frequency $=61 \mathrm{kHz}$
Ip skip $=200 \mathrm{~mA}$ (or $333 \mathrm{mV} / \mathrm{R}_{\text {SENSE }}$ )
The theoretical power transfer is therefore:

$$
\frac{1}{2} \cdot \mathrm{Lp} \cdot \mathrm{Ip}^{2} \cdot \mathrm{FSW}=1.2 \mathrm{~W}
$$

If this IC enters skip cycle mode with a bunch length of 20 ms over a recurrent period of 100 ms , then the total power transfer is: 1.2 • $0.2=240 \mathrm{~mW}$.

To better understand how this skip cycle mode takes place, a look at the operation mode versus the FB level immediately gives the necessary insight:


Figure 17.
When FB is above the skip cycle threshold (1 V by default), the peak current cannot exceed $1 \mathrm{~V} / \mathrm{R}_{\text {SENSE }}$. When the IC enters the skip cycle mode, the peak current cannot go below Vpin1 / 3.3. The user still has the flexibility to alter this 1 V by either shunting pin 1 to ground through a resistor or raising it through a resistor up to the desired level. Grounding pin 1 permanently invalidates the skip cycle operation.


Figure 18. Output Pulses at Various Power Levels $(X=5.0 \mu \mathrm{~s} / \mathrm{div}) \mathrm{P} 1<\mathbf{P} 2<\mathrm{P} 3$


Figure 19. The Skip Cycle Takes Place at Low Peak Currents which Guaranties Noise-Free Operation

We recommend a pin 1 operation between 400 mV and 1.3 V that will fix the skip peak current level between 120 mV / RSENSE and 390 mV / RSENSE.

## Non-Latching Shutdown

In some cases, it might be desirable to shut off the part temporarily and authorize its restart once the default has
disappeared. This option can easily be accomplished through a single NPN bipolar transistor wired between FB and ground. By pulling FB below the Adj pin 1 level, the output pulses are disabled as long as FB is pulled below pin 1. As soon as FB is relaxed, the IC resumes its operation. Figure 20 depicts the application example:


Figure 20. Another Way of Shutting Down the IC without a Definitive Latchoff State

## Power Dissipation

The NCP1200A is directly supplied from the DC rail through the internal DSS circuitry. The average current flowing through the DSS is therefore the direct image of the NCP1200A current consumption. The total power dissipation can be evaluated using: $\left(\mathrm{V}_{\mathrm{HVDC}}-11 \mathrm{~V}\right) \cdot \mathrm{ICC} 2$. If we operate the device on a 250 VAC rail, the maximum rectified voltage can go up to 350 VDC. However, as the characterization curves show, the current consumption drops at high junction temperature, which quickly occurs due to the DSS operation. At $\mathrm{T}_{\mathrm{J}}=50^{\circ} \mathrm{C}, \mathrm{ICC} 2=1.7 \mathrm{~mA}$ for the 61 kHz version over a 1 nF capacitive load. As a result, the NCP1200A will dissipate $350.1 .7 \mathrm{~mA} @ \mathrm{~T}_{\mathrm{J}}=50^{\circ} \mathrm{C}=$ 595 mW . The SOIC-8 package offers a junction-to-ambient thermal resistance $\mathrm{R}_{\theta \mathrm{JA}}$ of $178^{\circ} \mathrm{C} / \mathrm{W}$. Adding some copper area around the PCB footprint will help decreasing this number: $12 \mathrm{~mm} \times 12 \mathrm{~mm}$ to drop $\mathrm{R}_{\text {QJA }}$ down to $100^{\circ} \mathrm{C} / \mathrm{W}$ with $35 \mu$ copper thickness ( 1 oz .) or 6.5 mm x 6.5 mm with $70 \mu$ copper thickness ( 2 oz .). With this later number, we can compute the maximum power dissipation the package accepts at an ambient of $50^{\circ} \mathrm{C}$ : Pmax $=\frac{T_{\text {Jmax }}-T_{\text {Amax }}}{R_{\theta J A}}=750 \mathrm{~mW}$ which is okay with our previous budget. For the DIP8 package, adding a min-pad area of $80 \mathrm{~mm}^{2}$ of $35 \mu$ copper ( 1 oz .), $\mathrm{R}_{\theta \mathrm{JA}}$ drops from $100^{\circ} \mathrm{C} / \mathrm{W}$ to about $75^{\circ} \mathrm{C} / \mathrm{W}$.

In the above calculations, ICC2 is based on a 1 nF output capacitor. As seen before, ICC2 will depend on your MOSFET's Qg: ICC2 $\approx \mathrm{ICC} 1+\mathrm{F}_{\mathrm{SW}} \times \mathrm{Qg}$. Final calculation shall thus accounts for the total gate-charge Qg your MOSFET will exhibit. The same methodology can be applied for the 100 kHz version but care must be taken to keep $\mathrm{T}_{\mathrm{J}}$ below the $125^{\circ} \mathrm{C}$ limit with the D 100 (SOIC) version and activated DSS in high-line conditions.

If the power estimation is beyond the limit, other solutions are possible a) add a series diode with pin 8 (as suggested in the above lines) and connect it to the half rectified wave. As a result, it will drop the average input voltage and lower the
dissipation to: $\frac{350 \cdot 2}{\pi} \cdot 1.7 \mathrm{~m}=380 \mathrm{~mW}$ b) put an auxiliary winding to disable the DSS and decrease the power consumption to $\mathrm{V}_{\mathrm{CC}} \times$ ICC2. The auxiliary level should be thus that the rectified auxiliary voltage permanently stays above 10 V (to not re-activate the DSS) and is safely kept below the 16 V maximum rating.

## Overload Operation

In applications where the output current is purposely not controlled (e.g. wall adapters delivering raw DC level), it is interesting to implement a true short-circuit protection. A short-circuit actually forces the output voltage to be at a low level, preventing a bias current to circulate in the optocoupler LED. As a result, the FB pin level is pulled up to 4.2 V , as internally imposed by the IC. The peak current setpoint goes to the maximum and the supply delivers a rather high power with all the associated effects. Please note that this can also happen in case of feedback loss, e.g. a broken optocoupler. To account for this situation, NCP1200A hosts a dedicated overload detection circuitry. Once activated, this circuitry imposes to deliver pulses in a burst manner with a low duty cycle. The system auto-recovers when the fault condition disappears.

During the startup phase, the peak current is pushed to the maximum until the output voltage reaches its target and the feedback loop takes over. This period of time depends on normal output load conditions and the maximum peak current allowed by the system. The time-out used by this IC works with the $\mathrm{V}_{\mathrm{CC}}$ decoupling capacitor: as soon as the $\mathrm{V}_{\mathrm{CC}}$ decreases from the $\mathrm{UVLO}_{\mathrm{H}}$ level (typically 12 V ) the device internally watches for an overload current situation. If this condition is still present when the $\mathrm{UVLO}_{\mathrm{L}}$ level is reached, the controller stops the driving pulses, prevents the self-supply current source to restart and puts all the circuitry in standby, consuming as little as $350 \mu \mathrm{~A}$ typical (ICC3 parameter). As a result, the $\mathrm{V}_{\mathrm{CC}}$ level slowly discharges toward 0 .

## NCP1200A



Figure 21. If the fault is relaxed during the $\mathrm{V}_{\mathrm{CC}}$ natural fall down sequence, the IC automatically resumes. If the fault still persists when $\mathrm{V}_{\mathrm{CC}}$ reached $\mathrm{UVLO}_{\mathrm{L}}$, then the controller cuts everything off until recovery.

When this level crosses 5.4 V typical, the controller enters a new startup phase by turning the current source on: $\mathrm{V}_{\mathrm{CC}}$ rises toward 12 V and again delivers output pulses at the $\mathrm{UVLO}_{\mathrm{H}}$ crossing point. If the fault condition has been removed before $\mathrm{UVLO}_{\mathrm{L}}$ approaches, then the IC continues its normal operation. Otherwise, a new fault cycle takes place. Figure 21 shows the evolution of the signals in presence of a fault.

## Calculating the $\mathbf{V}_{\mathrm{Cc}}$ Capacitor

As the above section describes, the fall down sequence depends upon the $\mathrm{V}_{\mathrm{CC}}$ level: how long does it take for the $\mathrm{V}_{\mathrm{CC}}$ line to go from 12 V to 10 V ? The required time depends on the startup sequence of your system, i.e. when you first apply the power to the IC. The corresponding transient fault duration due to the output capacitor charging must be less than the time needed to discharge from 12 V to 10 V , otherwise the supply will not properly start. The test consists
in either simulating or measuring in the lab how much time the system takes to reach the regulation at full load. Let's suppose that this time corresponds to 6 ms . Therefore a $\mathrm{V}_{\mathrm{CC}}$ fall time of 10 ms could be well appropriated in order to not trigger the overload detection circuitry. If the corresponding IC consumption, including the MOSFET drive, establishes at 1.8 mA for instance, we can calculate the required capacitor using the following formula: $\Delta t=\frac{\Delta V \cdot C}{i}$, with $\Delta \mathrm{V}=2 \mathrm{~V}$. Then for a wanted $\Delta \mathrm{t}$ of 10 ms , C equals $9 \mu \mathrm{~F}$ or $22 \mu \mathrm{~F}$ for a standard value. When an overload condition occurs, the IC blocks its internal circuitry and its consumption drops to $350 \mu \mathrm{~A}$ typical. This happens at $\mathrm{V}_{\mathrm{CC}}=10 \mathrm{~V}$ and it remains stuck until $\mathrm{V}_{\mathrm{CC}}$ reaches 5.4 V : we are in latchoff phase. Again, using the calculated $22 \mu \mathrm{~F}$ and $350 \mu \mathrm{~A}$ current consumption, this latchoff phase lasts: 296 ms .

## Protecting the Controller Against Negative Spikes and Turn-off Problems

As with any controller built upon a CMOS technology, it is the designer's duty to avoid the presence of negative spikes on sensitive pins. Negative signals have the bad habit to forward bias the controller substrate and induce erratic behaviors. Sometimes, the injection can be so strong that internal parasitic SCRs are triggered, engendering irremediable damages to the IC if they are a low impedance path is offered between $\mathrm{V}_{\mathrm{CC}}$ and GND. If the current sense pin is often the seat of such spurious signals, the high-voltage pin can also be the source of problems in certain circumstances. During the turn-off sequence, e.g. when the user unplugs the power supply, the controller is still
fed by its $\mathrm{V}_{\mathrm{CC}}$ capacitor and keeps activating the MOSFET ON and OFF with a peak current limited by Rsense. Unfortunately, if the quality coefficient Q of the resonating network formed by Lp and Cbulk is low (e.g. the MOSFET Rdson + Rsense are small), conditions are met to make the circuit resonate and thus negatively bias the controller. Since we are talking about ms pulses, the amount of injected charge $(Q=I x t)$ immediately latches the controller which brutally discharges its $\mathrm{V}_{\mathrm{CC}}$ capacitor. If this $\mathrm{V}_{\mathrm{CC}}$ capacitor is of sufficient value, its stored energy damages the controller. Figure 22 depicts a typical negative shot occurring on the HV pin where the brutal $\mathrm{V}_{\mathrm{CC}}$ discharge testifies for latchup.


Figure 22. A negative spike takes place on the Bulk capacitor at the switch-off sequence

In low $\mathrm{V}_{\mathrm{CC}}$ conditions, the NCP1200A gate drive signal show an abnormal behavior and can stay high a few tens of milliseconds. This problem can occur at turn-off but is usually harmless since the bulk capacitor has been discharged by the switching pulses. However, the problem
can become worse if high $\mathrm{V}_{\mathrm{T}}$ MOSFETs are implemented. Be sure that the selected MOSFET $\mathrm{V}_{\mathrm{T}}$ is between 2.0 V (minimum) and 4.0 V (maximum). Figure 23 shows the typical operating waveforms.


Figure 23. If quick $\mathrm{V}_{\mathrm{Cc}}$ depletion is lacking, the drive output can remain high.

A simple and inexpensive solution helps circumventing both problems, negative biasing, and gate high transient. It consists in a solution using one 1 N 4007 (or two in a series for safety) forcing the $\mathrm{V}_{\mathrm{CC}}$ capacitor to deplete at the same rate as the bulk capacitor does. Figure 24 shows the solution.


Figure 24. A Diode Forces the $\mathrm{V}_{\mathrm{CC}}$ Capacitor to Quickly Discharge at Power-off

When the bulk naturally depletes at power-off, the diode brings the $\mathrm{V}_{\mathrm{CC}}$ down as soon as Vbulk drops below $\mathrm{V}_{\mathrm{CC}}$. This ensures a clean turn-off and the above problems go away.


Figure 25. The Diode Addition Forces a Clean Turn-off Sequence both Negative Biasing and Gate High State Troubles

Once implemented, please make sure that your operating waveforms match those of Figure 25. That is to say, a bulk level depleting the $\mathrm{V}_{\mathrm{CC}}$ capacitor at turn-off. To summarize:

1. Wire a diode between $\mathrm{V}_{\mathrm{CC}}$ and the bulk capacitor as illustrated by Figure 24.
2. Select a MOSFET affected by a standard $\mathrm{V}_{\mathrm{T}}$, minimum of 2 V , maximum of 4 V .
3. Check that final waveforms match Figure 25 signals

ORDERING INFORMATION

| Device | Type | Marking | Package | Shipping ${ }^{\dagger}$ |
| :---: | :---: | :---: | :---: | :---: |
| NCP1200AP40 | $\mathrm{F}_{\text {SW }}=40 \mathrm{kHz}$ | 1200AP40 | PDIP-8 | 50 Units / Rail |
| NCP1200AP40G |  | 1200AP40 | $\begin{gathered} \text { PDIP-8 } \\ \text { (Pb-Free) } \end{gathered}$ | 50 Units / Rail |
| NCP1200AD40R2 |  | 200A4 | SOIC-8 | 2500 Units /Reel |
| NCP1200AP60 | $\mathrm{F}_{\text {SW }}=60 \mathrm{kHz}$ | 1200AP60 | PDIP-8 | 50 Units / Rail |
| NCP1200AP60G |  | 1200AP60 | $\begin{gathered} \text { PDIP-8 } \\ \text { (Pb-Free) } \end{gathered}$ | 50 Units / Rail |
| NCP1200AD60R2 |  | 200A6 | SOIC-8 | 2500 Units /Reel |
| NCP1200AD60R2G |  | 200A6 | $\begin{gathered} \text { SOIC-8 } \\ \text { (Pb-Free) } \end{gathered}$ | 2500 Units/Reel |
| NCP1200AP100 | $F_{\text {SW }}=100 \mathrm{kHz}$ | 1200 AP100 | PDIP-8 | 50 Units / Rail |
| NCP1200AP100G |  | 1200 AP100 | $\begin{gathered} \hline \text { PDIP-8 } \\ \text { (Pb-Free) } \end{gathered}$ | 50 Units / Rail |
| NCP1200AD100R2 |  | 200A1 | SOIC-8 | 2500 Units / Reel |
| NCP1200AD100R2G |  | 200A1 | $\begin{gathered} \text { SOIC-8 } \\ (\mathrm{Pb}-\mathrm{Free}) \end{gathered}$ | 2500 Units / Reel |

$\dagger$ For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

NCP1200A

## PACKAGE DIMENSIONS

SOIC-8
D SUFFIX
CASE 751-07
ISSUE AD


NOTES:

1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
2. CONTROLLING DIMENSION: MILLIMETER.
3. DIMENSION A AND B DO NOT INCLUDE

MOLD PROTRUSION.
4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.
5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR
PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT IN EXCESS OF THE D DIMENSION
6. 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07.

|  | MILLIMETERS |  | INCHES |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| DIM | MIN | MAX | MIN | MAX |  |  |
| A | 4.80 | 5.00 | 0.189 | 0.197 |  |  |
| B | 3.80 | 4.00 | 0.150 | 0.157 |  |  |
| C | 1.35 | 1.75 | 0.053 | 0.069 |  |  |
| D | 0.33 | 0.51 | 0.013 | 0.020 |  |  |
| G | 1.27 |  | BSC | 0.050 |  | BSC |
| H | 0.10 | 0.25 | 0.004 | 0.010 |  |  |
| $\mathbf{J}$ | 0.19 | 0.25 | 0.007 | 0.010 |  |  |
| $\mathbf{K}$ | 0.40 | 1.27 | 0.016 | 0.050 |  |  |
| $\mathbf{M}$ | 0 | $8^{\circ}$ | $0{ }^{\circ}$ | $8^{\circ}$ |  |  |
| $\mathbf{N}$ | 0.25 | 0.50 | 0.010 | 0.020 |  |  |
| $\mathbf{S}$ | 5.80 | 6.20 | 0.228 | 0.244 |  |  |

## SOLDERING FOOTPRINT*


*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## PACKAGE DIMENSIONS

PDIP-8
P SUFFIX
CASE 626-05
ISSUE L


NOTES:

1. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
2. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS).
3. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

| DIM | MILLIMETERS |  | INCHES |  |
| :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |
| A | 9.40 | 10.16 | 0.370 | 0.400 |
| B | 6.10 | 6.60 | 0.240 | 0.260 |
| C | 3.94 | 4.45 | 0.155 | 0.175 |
| D | 0.38 | 0.51 | 0.015 | 0.020 |
| F | 1.02 | 1.78 | 0.040 | 0.070 |
| G | 2.54 BSC |  | 0.100 BSC |  |
| H | 0.76 | 1.27 | 0.030 | 0.050 |
| J | 0.20 | 0.30 | 0.008 | 0.012 |
| K | 2.92 | 3.43 | 0.115 | 0.135 |
| L | 7.62 BSC |  | 0.300 BSC |  |
| M | --- | $10^{\circ}$ | --- | $10^{\circ}$ |
| N | 0.76 | 1.01 | 0.030 | 0.040 |

The product described herein (NCP1200A), may be covered by the following U.S. patents: 6,271,735, 6,362,067, 6,385,060, 6,429,709, 6,587,357. There may be other patents pending.

> ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its offers, employees, subsidiaries, afilates, associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## PUBLICATION ORDERING INFORMATION

## LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA

Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com
N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850

ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder

For additional information, please contact your local Sales Representative.

