

# FS7M0880

# Fairchild Power Switch(FPS)

#### **Features**

- · Precision Fixed Operating Frequency
- FS7M0880(66kHz)
- · Pulse By Pulse Over Current Limiting
- · Over Load Protection
- Over Voltage Protection (Min. 25V)
- Internal Thermal Shutdown Function
- Under Voltage Lockout
- Internal High Voltage Sense FET
- · Latch Up Mode
- · Soft Start

### **Description**

The Fairchild Power Switch(FPS) product family is specially designed for an off line SMPS with minimal external

components. The Fairchild Power Switch(FPS) consists of a high voltage power SenseFET and the current mode PWM controller IC. The PWM controller includes an integrated fixed oscillator, the under voltage lock out, the leading edge blanking block, the optimized gate turn-on/turn-off driver, the thermal shut down protection, the over voltage protection, the temperature compensated precision current sources for loop compensation and an fault protection circuit. Compared to just PWM controller combined MosFET or RCC switching converter solution, a Fairchild Power Switch(FPS) can reduce total component price, design size, and weight, also simultaneously increase efficiency, productivity, and system reliability. It has a simple method of application well suited for cost down design in either a flyback converter or a forward converter.



### **Internal Block Diagram**



Rev.1.0.1

# **Absolute Maximum Ratings**

| Parameter                                        | Symbol   | Value                   | Unit |
|--------------------------------------------------|----------|-------------------------|------|
| Drain-Gate Voltage (RGS=1MΩ)                     | VDGR     | 800                     | V    |
| Gate-Source (GND) Voltage                        | Vgs      | ±30                     | V    |
| Drain Current Pulsed (2)                         | IDM      | 32.0                    | ADC  |
| Single Pulsed Avalanche Energy (3)               | Eas      | 810                     | mJ   |
| Avalanche Current (4)                            | IAS      | 15                      | A    |
| Continuous Drain Current (T <sub>C</sub> =25°C)  | ΙD       | 8.0                     | ADC  |
| Continuous Drain Current (T <sub>C</sub> =100°C) | ID       | 5.6                     | ADC  |
| Maximum Supply Voltage                           | VCC,MAX  | 30                      | V    |
| Input Voltage Range                              | VFB      | -0.3 to V <sub>SD</sub> | V    |
| Total Power Dissipation                          | PD       | 190                     | W    |
| Total Fower Dissipation                          | Derating | 1.54                    | W/°C |
| Operating Ambient Temperature                    | TA       | -25 to +85              | °C   |
| Storage Temperature                              | TSTG     | -55 to +150             | °C   |

#### Note:

- 1.  $T_j = 25^{\circ}C$  to  $150^{\circ}C$
- 2. Repetitive rating: Pulse width limited by maximum junction temperature
- 3. L = 24mH, V<sub>DD</sub> = 50V, R<sub>G</sub> = 25 $\Omega$ , starting Tj =25 $^{\circ}$ C
- 4. L = 13 $\mu H$ , starting  $T_j = 25^{\circ} C$

# **Electrical Characteristics (SFET part)**

(Ta=25°C unless otherwise specified)

| Parameter                                     | Symbol  | Condition                                                                       | Min. | Тур. | Max. | Unit |
|-----------------------------------------------|---------|---------------------------------------------------------------------------------|------|------|------|------|
| Drain-Source Breakdown Voltage                | BVDSS   | Vgs=0V, ID=50μA                                                                 | 800  | -    | -    | V    |
| Zana Oata Valta va Brain Oamari               | Inno    | VDS=Max., Rating,<br>VGS=0V                                                     | -    | -    | 50   | μА   |
| Zero Gate Voltage Drain Current               | IDSS    | V <sub>DS</sub> =0.8Max., Rating,<br>V <sub>GS</sub> =0V, T <sub>C</sub> =125°C | ı    | -    | 200  | μΑ   |
| Static Drain-Source On Resistance (note1)     | RDS(ON) | VGS=10V, ID=5.0A                                                                | -    | 1.2  | 1.5  | Ω    |
| Forward Transconductance (note1)              | gfs     | VDS=15V, ID=5.0A                                                                | 1.5  | 2.5  | -    | S    |
| Input Capacitance                             | Ciss    | 27 27 27 27 27 27 27 27 27 27 27 27 27 2                                        | -    | 2460 | -    |      |
| Output Capacitance                            | Coss    | VGS=0V, VDS=25V,<br>f=1MHz                                                      | -    | 210  | -    | pF   |
| Reverse Transfer Capacitance                  | Crss    | 1-1111112                                                                       | -    | 64   | -    |      |
| Turn On Delay Time                            | td(on)  | V <sub>DD</sub> =0.5BV <sub>DSS</sub> , I <sub>D</sub> =8.0A                    | -    | -    | 90   |      |
| Rise Time                                     | tr      | (MOSFET switching                                                               | -    | 95   | 200  | nS   |
| Turn Off Delay Time                           | td(off) | time are essentially independent of                                             | -    | 150  | 450  | 113  |
| Fall Time                                     | tf      | operating temperature)                                                          | -    | 60   | 150  |      |
| Total Gate Charge<br>(Gate-Source+Gate-Drain) | Qg      | VGS=10V, ID=8.0A,<br>VDS=0.5BVDSS (MOSFET                                       | -    | -    | 150  |      |
| Gate-Source Charge                            | Qgs     | switching time are                                                              | -    | 20   | -    | nC   |
| Gate-Drain (Miller) Charge                    | Qgd     | essentially independent of operating temperature)                               | -    | 70   | -    |      |

### Note:

1. Pulse test: Pulse width  $\leq 300\mu S$ , duty cycle  $\leq 2\%$  2.  $S = \frac{1}{R}$ 

2. S = 
$$\frac{1}{R}$$

# **Electrical Characteristics (CONTROL part)** (Continued)

(Ta=25°C unless otherwise specified)

| Parameter                             | Symbol          | Condition                      | Min. | Тур. | Max. | Unit  |
|---------------------------------------|-----------------|--------------------------------|------|------|------|-------|
| UVLO SECTION                          |                 |                                |      |      |      |       |
| Start Threshold Voltage               | VSTART          | -                              | 14   | 15   | 16   | V     |
| Stop Threshold Voltage                | VSTOP           | After turn on                  | 8    | 9    | 10   | V     |
| OSCILLATOR SECTION                    |                 |                                |      |      | •    | •     |
| Initial Frequency                     | Fosc            | -                              | 60   | 66   | 72   | kHz   |
| Frequency Change With Temperature (2) | ΔΕ/ΔΤ           | -25°C ≤ Ta ≤ +85°C             | •    | ±5   | ±10  | %     |
| Maximum Duty Cycle                    | Dmax            | -                              | 45   | 50   | 55   | %     |
| FEEDBACK SECTION                      |                 |                                |      |      |      |       |
| Feedback Source Current               | IFB             | Ta=25°C, 0V ≤ Vfb ≤ 3V         | 0.7  | 0.9  | 1.1  | mA    |
| Shutdown Delay Current                | Idelay          | Ta=25°C, 5V ≤ Vfb ≤ VsD        | 4.0  | 5.0  | 6.0  | μΑ    |
| SOFT START SECTION                    |                 |                                |      |      |      |       |
| Soft Start Voltage                    | Vss             | V <sub>FB</sub> =2V            | 4.7  | 5.0  | 5.3  | V     |
| Soft Start Current                    | Iss             | Sync & S/S=GND                 | 8.0  | 1.0  | 1.2  | mA    |
| REFERENCE SECTION                     |                 |                                |      |      |      |       |
| Output Voltage (1)                    | Vref            | Ta=25°C                        | 4.80 | 5.00 | 5.20 | V     |
| Temperature Stability (1)(2)          | Vref/∆T         | -25°C ≤ Ta ≤ +85°C             | -    | 0.3  | 0.6  | mV/°C |
| CURRENT LIMIT (SELT-PROTECTION)S      | ECTION          |                                |      |      |      |       |
| Peak Current Limit                    | IOVER           | Max. inductor current          | 4.40 | 5.00 | 5.60 | Α     |
| PROTECTION SECTION                    |                 |                                |      |      |      |       |
| Thermal Shutdown Temperature (Tj) (1) | T <sub>SD</sub> | -                              | 140  |      |      | °C    |
| Over Voltage Protection Voltage       | Vovp            | -                              | 25   | 28   | 31   | V     |
| Over Current Protection Voltage       | VOCP            | -                              | 1.05 | 1.10 | 1.15 | V     |
| TOTAL DEVICE SECTION                  |                 |                                |      |      |      |       |
| Start Up Current                      | ISTART          | VCC=14V                        | -    | 40   | 80   | uA    |
| Operating Supply Current              | IOP             | Ta=25°C                        | -    | 8    | 12   | mA    |
| (Control Part Only)                   | lop(lat)        | After latch,<br>Vcc=Vstop-0.1V | 150  | 250  | 350  | uA    |
| Shutdown Feedback Voltage             | VsD             | -                              | 6.9  | 7.5  | 8.1  | V     |

#### Note:

- 1. These parameters, although guaranteed, are not 100% tested in production
- 2. These parameters, although guaranteed, are tested in EDS (wafer test) process

#### **Block Diagram**

It can be divided into several large, functional sections: under voltage lockout circuitry (UVLO); reference voltage; oscillator (OSC); pulse width modulation (PWM) block; protection circuits; and gate driving circuits.

#### Start Up

Input voltage range: 85 ~ 265 V (AC)

When Vac is minimum and it is started by the DC Link bulk capacitor, the starting resistance is calculated as follows:

$$R_{start} = \frac{85\sqrt{2} - 15}{80\mu A} = 1.3M\Omega$$

When Vac is maximum and it is started by the DC Link Bulk capacitor, the power loss is calculated as follows:

Ploss = 
$$\frac{(265\sqrt{2}-15)^2}{1.3M\Omega}$$
 = 0.1(W)



When it is started by the one-phase of the AC-Lines and Vac is minimum, the starting resistance is calculated as follows:

$$R_{\text{Start}} = \frac{2 \cdot 85 \sqrt{2} - 15\pi}{2\pi} \div (80\mu\text{A})$$

When it is started by the one-phase of the AC\_Line and Vac is maximum, the power loss is calculated as follows:

$$Va(rms) = \sqrt{\frac{1}{2\pi}} \int_{0}^{\pi} (Vp sint - 15)^{2} dt$$

$$= 177V(Vp = 265\sqrt{2})$$

$$P_{loss} = \frac{Va(rms)^{2}}{Rstart} = \frac{(177)^{2}}{38M}$$

$$= 82(mW)$$

The starting current across the starting resistor charges the SPS  $V_{CC}$  capacitor. When the  $V_{CC}$  becomes greater than the starting voltage, the SPS starts to switch the built-in MOSFET. Once it starts, the current in the SPS control IC abruptly is increased to 7mA, makes it difficult to operate with the current through the starting resistor. Therefore, after it starts, the auxiliary winding of the transformer supplies most of the power to SPS. It is best to use an appropriate size  $V_{CC}$  power capacitor, generally about 33 $\mu$ F, because if it is too large, the starting time can be delayed. This operation is

described in Fig 2. Although V<sub>CC</sub> only needs to be set above 9V during operation, it should be set such that OVP does not execute during an overload condition. For a full load, about 18~20V is appropriate for the V<sub>CC</sub> voltage and for no load, about 13~14V.

#### **Protection**

The FPS has several self-protection circuits, which can operate without additional external components, thereby acquiring reliability without increase in cost. After a protection circuit comes on, it can completely stop the SMPS until the cutoff AC power is reconnected (Latch Mode Protection) or it can make the SMPS operate above the UVLO by unlatching the control voltage below the ULVO (Auto Restart Mode Protection).



Figure 1. Detail of the undervoltage lockout (UVLO) circuitry in a Fairchild Power Switch. The gate operating circuit holds in a *low* state during UVL thereby maintaining the SenseFET at turnoff.

These two operations are user-command operations, so the user can select the

operation from the IC or by carefully controlling circuit constants. The operation and applications for each protection are described below.



Figure 2. Start-up Waveform

#### **Over Load Protection**

In abnormal status of SMPS over load is distinguished from load short. This happens when a load exceeds a pre-set load during normal operation. That is, the FPS overload protection circuit stops the FPS if an instantaneous load increases and becomes greater than 50W during normal operation, when the maximum SMPS output had been pre-set to 30W. In this type of protection, the protection



Figure 3. SPS Delayed Shutdown

circuit can perform undesired operations even during transient state, which lasts until normal operation. As a measure against this problem, this protection circuit in the SPS operates after a specified period to determine whether the condition is a transient or an overload. This is done to prevent protection circuit operation during a transient state, which returns normal after a specified period. This operation is described as follows.

Because the FPS uses the current control mode, it cannot flow current over the set maximum current, and therefore the maximum input power is restricted at the characteristic voltage. Therefore, if the output consumes beyond this maximum power, Vo, shown in the figure below, becomes less than the set voltage and only the provided minimum current can flow through KA431. As a result, the secondary current of the photocoupler becomes almost zero. If all the SPS's 0.9mA current source flows through the internal resistor (2.5R + R = 3k). Vfb becomes approximately 3V. and the 4µA current starts to charge Cfb. Because the photocoupler secondary current is almost zero, Vfb continues to increase until it reaches 7.5V, at which time the SPS shutsdown. The delay time to shutdown is the time required to charge Cfb to 4.5V with 4µA and can be easily set. When Cfb is 10nF(103), t2 is approximately 11.2mS and when  $0.1\mu F(104)$  approximately 120ms. With this amount of the SPS does not shutdown for most transient states. Just increasing Cfb to obtain a longer delay time can become a problem, because Cfb is an important parameter for determining the response speed (Dynamic Response) of the SMPS. Similarly, Vfb exceeds 3V and the 4uA current starts to charge the Cfb. At this time, Vfb continues to increase until it becomes 7.5V, at which time a resistor could be added between the F/B pin and GND to lengthen the time to

SPS shutdown. If a part of delay current go through the added resistor, the time to shutdown can be lengthened. In our test the delay shutdown time with Cfb(473) and resistor (3.9M) is about two times longer than with only Cfb(473). When Vfb is 7.5V, the current flowing through this  $3.9 m\Omega$  resistor is approximately  $1.9 \mu A$ . To obtain the same results, if a zener diode (about  $3.9 \sim 4.7 V$ ) in series connection with a capacitor is parallel-connected to Cfb, as depicted in Fig 3., the desired shutdown delay time could be obtained according to the size of the capacitor.

### **Over voltage Protection Circuit**

The FPS has a self-protection feature against malfunctions, such as feedback circuit open or short-circuit. When the feedback terminal short circuits as seen from the primary side, the feedback terminal voltage becomes zero, and switching cannot start as a result. If the feedback terminal opens, then the protection circuit initiates as in the overload protection circuit. If the feedback terminal looks open due to a malfunction in the secondary side feedback circuit or a non-solder, the primary side continues to switch with the set maximum current until the protection circuit come on; therefore, it is normal for the secondary side voltage to become much greater than the rated voltage. If there was no protection circuit guarding against such conditions, the fuse can blow or, even more serious, a fire can start. Even if it does not lead such dire circumstances, the IC connected to the secondary side without a regulator could be destroyed (especially the digital IC such as TTL IC etc.) For such instances, time, the over voltage protection circuit (protection against feedback circuit abnormalities) starts to operate in the SPS. In such circumstances, the output voltage, which increases tremendously, is made proportional to the SPS V<sub>CC</sub> voltage. If V<sub>CC</sub> exceeds 24 V, the SPS IC starts the protection circuit. Therefore, V<sub>CC</sub> should be appropriately kept below 24V during normal operation.

#### **OCP (Over Current Protection)**



Figure 5. OCP Function & Block

The FPS has various built-in, basic protection features. They are the UVLO (Under Voltage Lock Out), OLP (Over Load Protection) and OCP (Over Current Protection). However, if a secondary side diode short or load short occur due to a worst case condition, such as a maximum input voltage

putting a large strain on the device, another external component may need to be added. By adding these requirements in the FPS, superior reliability and advantageous cost can be achieved.

When gate on signal of the SenseFet is received, simultaneously the OCP block senses Ipeak through the sense resistor for 1us. After the OCP block has turned on, the voltage across the resistor is compared to the pre-set voltage in the comparator, and, if it takes longer than 200ns within the allowed comparison time of 1us, then the comparator produces a high signal, which latches the OCP. fig 4. shows the OCP latch waveform. When there is a diode short/load short, the SPS turns on for the minimum turn-on time. If the instantaneous current is of the form shown in fig 4., the OCP block opens a 1us window to compare the voltage proportional to the current across the resistor with the reference voltage and latches. Here, the 100ns delay after the 200ns is the delay time to SenseFET gate off and is generated from the comparison of the voltage across the sense resistor.

#### Soft start operation

Normally, the SMPS output voltage increases from start up with a fixed time constant. This is due to the capacitive component of the load. At start up, therefore, the feedback signal applied to the PWM comparator's inverting input reaches its maximum value (1V), This is because the feedback loop is effectively open. Also at this time, the drain current is at its peak value (Ipeak) and maximum allowable power is being delivered to the secondary load. With that said, note that when the SMPS pushes maximum power to the secondary side for this initial fixed time, the

entire

circuit is seriously stressed. Use of a soft start function avoids such stresses. Figure 6 shows how to implement a soft start for a Fairchild Power Switch(FPS). At turn on, the soft start capacitor on pin 5 of the Fairchild Power Switch(FPS) starts to charge through the 1mA current source. When the voltage across CS reaches 3V, diode DS turns off. No more current flows to it from the 1mA current source. Cs then continues to charge to 5V through the  $20k\Omega$  resistor.



Figure 6. Soft Start Circuit.

Note that when the voltage across C<sub>S</sub> exceeds 3V, The voltage at the comparator's inverting terminal no longer follows the voltage across C<sub>S</sub>. Instead, it follows the output voltage feedback signal. In shutdown or protection circuit operation, capacitor C<sub>S</sub> is discharged, to enable it to charge from 0V at restart.

## 3. Application Note using the SPS

## -Flyback Application (100W)



# **Transformer Specification**

### 2. Winding Specification

| No.                                                   | PIN(S → F)                                      | WIRE                | TURNS | WINDING METHOD   |  |  |
|-------------------------------------------------------|-------------------------------------------------|---------------------|-------|------------------|--|--|
| NP/2                                                  | 1 → 3                                           | 0.4 $\phi \times 1$ | 42    | SOLENOID WINDING |  |  |
|                                                       | INSULATION : POLYESTER TAPE t = 0.050mm, 1Layer |                     |       |                  |  |  |
| N+12V                                                 | 12 → 13                                         | 14mm × 1            | 8     | COPPER WINDING   |  |  |
|                                                       | INSULATION : POLYESTER TAPE t = 0.050mm, 3Layer |                     |       |                  |  |  |
| NB                                                    | 8 → 7                                           | 0.3 φ×1             | 9     | SOLENOID WINDING |  |  |
|                                                       | INSULATION : POLYESTER TAPE t = 0.050mm, 1Layer |                     |       |                  |  |  |
| NP/2                                                  | 3 → 4                                           | 0.4 φ×1             | 42    | SOLENOID WINDING |  |  |
| OUTER INSULATION : POLYESTER TAPE t = 0.050mm, 3Layer |                                                 |                     |       |                  |  |  |

### 3. Electical Characteristic

| CLOSURE    | PIN   | SPEC.      | REMARKS       |
|------------|-------|------------|---------------|
| INDUCTANCE | 1 - 4 | 700uH ±10% | 1kHz, 1V      |
| LEAKAGE L  | 1 - 4 | 10uH MAX.  | 2nd ALL SHORT |

### 4. Core & Bobbin

CORE: EER 4042 BOBBIN: EER4042

### -Forward Application (250W)



## **Transformer Specification**

### 2. Winding Specification

| No.   | PIN(S → F)        | WIRE     | TURNS | WINDING METHOD   |
|-------|-------------------|----------|-------|------------------|
| NP/2  | 1 → 3             | 0.65 φ×1 | 50T   | SOLENOID WINDING |
| N+5V  | 8, 9 → 10, 11, 12 | 14mm × 1 | 4T    | COPPER WINDING   |
| N+12V | 13, 14 → 9        | 0.65 φ×4 | 5T    | SOLENOID WINDING |
| NP/2  | 1 → 3             | 0.65 φ×1 | 50T   | SOLENOID WINDING |
| Nvcc  | 7 → 6             | 0.65 φ×1 | 6T    | SOLENOID WINDING |

### 3. Electical Characteristic

| CLOSURE    | PIN   |
|------------|-------|
| INDUCTANCE | 1 - 3 |
| LEAKAGE L  | 1 - 3 |

### 4. Secondary Inductor(L2) Specipication

Core: Power Core 27 \u03b4 16 Grade

 $5V: 12T (1 \phi \times 2)$  $10V: 27T (1.2 \phi \times 1)$ 

# **Package Dimensions**

# **TO-3P-5L**







## Package Dimensions (Continued)

# TO-3P-5L(Forming)







### **Ordering Information**

| Product Number | Package           | Rating    | Fosc     |
|----------------|-------------------|-----------|----------|
| FS7M0880TU     | TO-3P-5L          | 800V, 8A  | 67kHz    |
| FS7M0880YDTU   | TO-3P-5L(Forming) | 600 V, 6A | O7 KI IZ |

TU: Non Forming Type YDTU: Forming type

### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com