

## TISP61089D, TISP61089SD, TISP61089AD, TISP61089ASD

## **DUAL FORWARD-CONDUCTING P-GATE THYRISTORS** PROGRAMMABLE OVERVOLTAGE PROTECTORS

## **TISP61089 Gated Protector Series**

#### Overvoltage Protection for Negative Rail SLICs

#### **Dual Voltage-Tracking Protectors** - '61089A for Battery Voltages to .....-100 V - Low Gate Triggering Current ......< 5 mA - High Holding Current ...... > 150 mA

#### Rated for GR-1089-CORE and K.44 Impulses

| Impulse W | I <sub>PPSM</sub> |     |
|-----------|-------------------|-----|
| Voltage   | Current           | Α   |
| 2/10      | 2/10              | 120 |
| 10/700    | 5/310             | 40  |
| 10/1000   | 10/1000           | 30  |

#### 2/10 Overshoot Voltage Specified

|  | Element | I <sub>PP</sub> = 100 A, 2/10 |
|--|---------|-------------------------------|
|  |         | V                             |
|  | Diode   | 8                             |
|  | SCR     | 12                            |

**Package Options** 

- Surface Mount 8-pin Small-Outline Line Feed-Thru Connection (D) Shunt Version Connection (SD)

...... UL Recognized Components

### D Package Top View and Device Symbol for Feed-Thru Pin-Out



NC - No internal connection Terminal typical application names shown in parenthesis MD6XBDa



## D Package Top View and Device Symbol for Shunt (SD) Pin-Out



NC - No internal connection Terminal typical application names shown in parenthesis



### **How To Order**

| Device                              | Package           | Carrier | Order As          | Device             | Package           | Carrier | Order As        |
|-------------------------------------|-------------------|---------|-------------------|--------------------|-------------------|---------|-----------------|
| TISP61089                           | D (Small-Outline) | R†      | TISP61089DR-S     | TISP61089A         | D (Small-Outline) | R†      | TISP61089ADR-S  |
| TISP61089S                          | D (Small-Outline) | R†      | TISP61089SDR-S    | TISP61089AS        | D (Small-Outline) | R†      | TISP61089ASDR-S |
| † Carrier R is Embossed Tape Reeled |                   |         | † Carrier R is Em | bossed Tape Reelec | ı                 |         |                 |

\*RoHS Directive 2002/95/EC Jan 27 2003 including Annex NOVEMBER 1995 - REVISED JULY 2008

Specifications are subject to change without notice.

Customers should verify actual device performance in their specific applications.

## **TISP61089 Gated Protector Series**

## **BOURNS®**

#### Description

These '61089 parts are all dual forward-conducting buffered p-gate thyristor (SCR) overvoltage protectors. They are designed to protect monolithic SLICs (Subscriber Line Interface Circuits) against overvoltages on the telephone line caused by lightning, a.c. power contact and induction. The '61089 limits voltages that exceed the SLIC supply rail voltage. The '61089 parameters are specified to allow equipment compliance with Telcordia (formally Bellcore) GR-1089-CORE and ITU-T recommendations K.20, K.21 and K.45.

The SLIC line driver section is typically powered from 0 V (ground) and a negative (battery) voltage. The protector gate is connected to this negative supply. This references the protection (clipping) voltage to the negative supply voltage. The protection voltage will then track the negative supply voltage and the overvoltage stress on the SLIC is minimized.

Positive overvoltages are clipped to ground by diode forward conduction. Negative overvoltages are initially clipped close to the SLIC negative supply rail value. If sufficient current is available from the overvoltage, then the protector SCR will switch into a low voltage on-state condition. As the overvoltage subsides the high holding current of '61089 SCR avoids d.c. latchup.

The '61089 is intended to be used with a series resistance of at least 25  $\Omega$  and a suitable overcurrent function for Telcordia compliance. Power fault conditions require a series overcurrent element which either interrupts or reduces the circuit current before the '61089 current rating is exceeded. For equipment compliant to ITU-T recommendations K.20 or K.21 or K.45 only, the series resistor value is set by the coordination requirements. For coordination with a 400 V limit GDT, a minimum series resistor value of 10  $\Omega$  is recommended.

The '61089 buffered gate design reduces the loading on the SLIC supply during overvoltages caused by power cross and induction. The regular pin-out for surface mount and through-hole packages is a feed through configuration. Connection to the SLIC is made via the '61089, Ring through pins 4 - 5 and Tip through pins 1 - 8. A non-feed-through surface mount (D) package is available. This shunt (SD) version pin-out does not make duplicate connections to pin 5 and pin 8 which increases package creepage distance from ground of the other connections from about 0.7 mm to over 3 mm. High voltage ringing SLICs, with battery voltages below -100 V and down to -155 V, can be protected by the TISP61089B device. Details of this device are in the TISP61089B data sheet.

## Absolute Maximum Ratings, -40 $^{\circ}$ C $\leq$ T<sub>.I</sub> $\leq$ 85 $^{\circ}$ C (Unless Otherwise Noted)

| Symbol            | Value                                                           | Unit                         |
|-------------------|-----------------------------------------------------------------|------------------------------|
| 089               | -100                                                            | V                            |
| 89A VDRM          | -120                                                            | V                            |
| 089               | -85                                                             | V                            |
| 89A VGKRIM        | -120                                                            | v                            |
|                   |                                                                 |                              |
| )                 | 30                                                              |                              |
| I <sub>PPSM</sub> | 40                                                              | Α                            |
|                   | 100                                                             |                              |
|                   | 120                                                             |                              |
|                   |                                                                 |                              |
|                   | 11                                                              | A                            |
| Ітем              | 4.8                                                             |                              |
| 1200              | 2.7                                                             | , ,                          |
|                   | 0.95                                                            |                              |
|                   | 0.93                                                            |                              |
| I <sub>GSM</sub>  | +40                                                             | Α                            |
| T <sub>A</sub>    | -40 to +85                                                      | °C                           |
| T <sub>J</sub>    | -40 to +150                                                     | °C                           |
| T <sub>stg</sub>  | -40 to +150                                                     | °C                           |
| )                 | I <sub>TSM</sub> I <sub>GSM</sub> T <sub>A</sub> T <sub>J</sub> | 1089   VGKRM   -120     -120 |

NOTES: 1. Initially the protector must be in thermal equilibrium with -40 °C  $\leq$  T<sub>J</sub>  $\leq$  85 °C. The surge may be repeated after the device returns to its initial conditions. Gate voltage ranges are -20 V to -75 V for the '61089 and -20 V to -100 V for the '61089A.

<sup>2.</sup> The rated current values may be applied either to the Ring to Ground or to the Tip to Ground terminal pairs. Additionally, both terminal pairs may have their rated current values applied simultaneously (in this case the Ground terminal current will be twice the rated current value of an individual terminal pair). Above 85 °C, derate linearly to zero at 150 °C lead temperature.

# **TISP61089 Gated Protector Series**

## **BOURNS®**

## **Recommended Operating Conditions**

|                                          | Component                                                                           |     |     |  | Unit |
|------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|--|------|
| C <sub>G</sub> Gate decoupling capacitor |                                                                                     | 100 | 220 |  | nF   |
|                                          | Series resistor for GR-1089-CORE first-level surge survival                         | 25  |     |  | Ω    |
|                                          | Series resistor for GR-1089-CORE first-level and second-level surge survival        | 40  |     |  | Ω    |
| R <sub>S</sub>                           | Series resistor for GR-1089-CORE intra-building port surge survival                 | 8   |     |  | Ω    |
|                                          | Series resistor for K.20, K.21 and K.45 coordination with a 400 V primary protector | 10  |     |  | Ω    |

## Electrical Characteristics, $T_J = 25$ °C (Unless Otherwise Noted)

|                                  | Parameter                     | Test Conditions                                                                                                          |      | Тур | Max | Unit |  |
|----------------------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|--|
| I <sub>D</sub> Off-state current | Off-state current             | $V_D = V_{DRM}, V_{CK} = 0$ $T_J = 25  ^{\circ}$                                                                         |      |     | -5  | μΑ   |  |
| םי                               | On-state current              | $T_{J} = 85 ^{\circ}\text{C}$                                                                                            |      |     | -50 | μΑ   |  |
|                                  |                               | $2/10$ μs, $I_{PP}$ = -56 A, $R_S$ = 45 $\Omega$ , $V_{GG}$ = -48 V, $C_G$ = 220 nF                                      |      | -57 |     |      |  |
| V                                | Donalassassallassa            | 2/10 μs, $I_{PP}$ = -100 A, $R_{S}$ = 50 $\Omega$ , $V_{GG}$ = -48 V, $C_{G}$ = 220 nF                                   |      | -60 |     | v    |  |
| V <sub>(BO)</sub>                | Breakover voltage             | 1.2/50 μs, $I_{PP}$ = -53 A, $R_{S}$ = 47 Ω, $V_{GG}$ = -48 V, $C_{G}$ = 220 nF                                          |      | -60 |     | V    |  |
|                                  |                               | 1.2/50 $\mu$ s, I <sub>PP</sub> = -96 A, R <sub>S</sub> = 52 $\Omega$ , V <sub>GG</sub> = -48 V, C <sub>G</sub> = 220 nF |      | -64 |     |      |  |
|                                  |                               | $2/10$ μs, $I_{PP}$ = -56 A, $R_S$ = 45 $\Omega$ , $V_{GG}$ = -48 V, $C_G$ = 220 nF                                      |      | 9   |     |      |  |
| V                                | Gate-cathode impulse          | 2/10 μs, $I_{PP}$ = -100 A, $R_S$ = 50 $\Omega$ , $V_{GG}$ = -48 V, $C_G$ = 220 nF                                       |      | 12  |     | V    |  |
| V <sub>GK(BO)</sub>              | breakover voltage             | 1.2/50 $\mu$ s, I <sub>PP</sub> = -53 A, R <sub>S</sub> = 47 $\Omega$ , V <sub>GG</sub> = -48 V, C <sub>G</sub> = 220 nF |      | 12  |     | V    |  |
|                                  |                               | 1.2/50 $\mu$ s, I <sub>PP</sub> = -96 A, R <sub>S</sub> = 52 $\Omega$ , V <sub>GG</sub> = -48 V, C <sub>G</sub> = 220 nF |      | 16  |     |      |  |
| V <sub>F</sub>                   | Forward voltage               | $I_F = 5 \text{ A}, t_W = 200 \mu \text{s}$                                                                              |      |     | 3   | V    |  |
|                                  | Peak forward recovery voltage | $2/10$ μs, $I_{PP}$ = 56 A, $R_{S}$ = 45 $\Omega$ , $V_{GG}$ = -48 V, $C_{G}$ = 220 nF                                   |      | 6   |     | V    |  |
| \/                               |                               | $2/10$ μs, $I_{PP}$ = 100 A, $R_S$ = 50 $\Omega$ , $V_{GG}$ = -48 V, $C_G$ = 220 nF                                      |      | 8   |     |      |  |
| V <sub>FRM</sub>                 |                               | 1.2/50 $\mu$ s, I <sub>PP</sub> = 53 A, R <sub>S</sub> = 47 $\Omega$ , V <sub>GG</sub> = -48 V, C <sub>G</sub> = 220 nF  |      | 8   |     | v    |  |
|                                  |                               | 1.2/50 $\mu$ s, I <sub>PP</sub> = 96 A, R <sub>S</sub> = 52 $\Omega$ , V <sub>GG</sub> = -48 V, C <sub>G</sub> = 220 nF  |      | 12  |     |      |  |
| I <sub>H</sub>                   | Holding current               | $I_T = -1 \text{ A, di/dt} = 1 \text{A/ms, V}_{GG} = -48 \text{ V}$                                                      | -150 |     |     | mA   |  |
| 1                                | Cata rayaraa ayrrant          | T <sub>J</sub> = 25 °C                                                                                                   |      |     | -5  | μΑ   |  |
| IGKS                             | Gate reverse current          | $V_{GG} = V_{GK} = V_{GKRM}, V_{KA} = 0$ $T_{J} = 85 \text{ °C}$                                                         |      |     | -50 | μΑ   |  |
| I <sub>GT</sub>                  | Gate trigger current          | $I_T = -3 \text{ A, } t_{p(g)} \ge 20  \mu\text{s, } V_{GG} = -48 \text{ V}$                                             |      |     | 5   | mA   |  |
| V <sub>GT</sub>                  | Gate-cathode trigger voltage  | $I_T = -3 \text{ A, } t_{p(g)} \ge 20  \mu\text{s, } V_{GG} = -48 \text{ V}$                                             |      |     | 2.5 | V    |  |
| Q <sub>GS</sub>                  | Gate switching charge         | 1.2/50 μs, I <sub>PP</sub> = -53 A, R <sub>S</sub> = 47 $\Omega$ , V <sub>GG</sub> = -48 V, C <sub>G</sub> = 220 nF      |      | 0.1 |     | μС   |  |
| C                                | Cathode-anode off-            | anode off- $V_D = -3$                                                                                                    |      |     | 100 | pF   |  |
| C <sub>KA</sub>                  | state capacitance             | $f = 1 \text{ MHz}, V_d = 1 \text{ V}, I_G = 0, \text{ (see Note 3)}$ $V_D = -48 \text{ V}$                              |      |     | 50  | pF   |  |

NOTES: 3. These capacitance measurements employ a three terminal capacitance bridge incorporating a guard circuit. The unmeasured device terminals are a.c. connected to the guard terminal of the bridge.

## **Thermal Characteristics**

| Parameter          |  | Test Conditions                                                                               | •         | Min | Тур | Max | Unit |
|--------------------|--|-----------------------------------------------------------------------------------------------|-----------|-----|-----|-----|------|
| $R_{	heta JA}$ Jun |  | $T_A$ = 25 °C, EIA/JESD51-3<br>PCB, EIA/JESD51-2<br>environment, $P_{\overline{TOT}}$ = 1.7 W | D Package |     |     | 120 | °C/W |

NOVEMBER 1995 - REVISED JULY 2008 Specifications are subject to change without notice.

Customers should verify actual device performance in their specific applications.

## **Parameter Measurement Information**



Figure 1. Voltage-Current Characteristic Unless Otherwise Noted, All Voltages are Referenced to the Anode

### **Thermal Information**

#### **PEAK NON-RECURRING AC** VS **CURRENT DURATION** TI61AFA 20 RING AND TIP TERM INALS: 15 Equal I<sub>TSM</sub> values applied Peak Non-Recurrent 50 Hz Current simultaneously 10 **GROUND TERM INAL:** Current twice I<sub>TSM</sub> value IIII EIA /JESD51 6 Environment and 5 PCB, T<sub>A</sub> = 25 °C 4 3 = -80 V 2 1.5 1 0.8 0.7 0.7 $V_{GG} = -100 \text{ V}$ 0.5 0.01 0.1 10 100 1000

Figure 2. Non-repetitive Peak On-State Current against Duration (Gate Voltage Ranges are -20 V to -75 V for the '61089 and -20 V to -100 V for the '61089A)

t - Current Duration - s

#### **APPLICATIONS INFORMATION**

#### **Gated Protectors**

This section covers three topics. First, it is explained why gated protectors are needed. Second, the voltage limiting action of the protector is described. Third, an example application circuit is described.

#### **Purpose of Gated Protectors**

Fixed voltage thyristor overvoltage protectors have been used since the early 1980s to protect monolithic SLICs (Subscriber Line Interface Circuits) against overvoltages on the telephone line caused by lightning, a.c. power contact and induction. As the SLIC was usually powered from a fixed voltage negative supply rail, the limiting voltage of the protector could also be a fixed value. The TISP1072F3 is a typical example of a fixed voltage SLIC protector.

SLICs have become more sophisticated. To minimize power consumption, some designs automatically adjust the supply voltage, V<sub>BAT</sub>, to a value that is just sufficient to drive the required line current. For short lines the supply voltage would be set low, but for long lines, a higher supply voltage would be generated to drive sufficient line current. The optimum protection for this type of SLIC would be given by a protection voltage which tracks the SLIC supply voltage. This can be achieved by connecting the protection thyristor gate to the SLIC supply, Figure 3. This gated (programmable) protection arrangement minimizes the voltage stress on the SLIC, no matter what value of supply voltage.



Figure 3. '61089 Buffered Gate Protector

## **Operation of Gated Protectors**

Figures 4 and 5 show how the '61089 device limits negative and positive overvoltages. Positive overvoltages (Figure 5) are clipped by the antiparallel diodes in the '61089 protector and the resulting current is diverted to ground. Negative overvoltages (Figure 4) are initially clipped close to the SLIC negative supply rail value ( $V_{BAT}$ ). If sufficient current is available from the overvoltage, then the protector (Th5) will crowbar into a low voltage on-state condition. As the overvoltage subsides the high holding current of the crowbar prevents d.c. latchup. The protection voltage will be the sum of the gate supply ( $V_{BAT}$ ) and the peak gate-cathode voltage ( $V_{GK(BO)}$ ). The protection voltage will be increased if there is a long connection between the gate decoupling capacitor, C1, and the gate terminal. During the initial rise of a fast impulse, the gate current ( $I_G$ ) is the same as the cathode current ( $I_K$ ). Rates of 70 A/ $\mu$ s can cause inductive voltages of 0.7 V in 2.5 cm of printed wiring track. To minimize this inductive voltage increase of protection voltage, the length of the capacitor to gate terminal tracking should be minimized. Inductive voltages in the protector cathode wiring will also increase the protection voltage. These voltages can be minimized by routing the SLIC connection through the protector as shown in Figure 3.

#### **Application Circuit**

Figure 6 shows a typical '61089 part SLIC card protection circuit. The incoming line conductors, Ring (R) and Tip (T), connect to the relay matrix via the series overcurrent protection. Fusible resistors, fuses and positive temperature coefficient (PTC) thermistors can be used for overcurrent protection. Resistors will reduce the prospective current from the surge generator for both the '61089 device and the ring/test

### **APPLICATIONS INFORMATION**

## **Application Circuit (Continued)**

protector. The TISP7xxxF3 protector has the same protection voltage for any terminal pair. This protector is used when the ring generator configuration may be ground or battery-backed. For dedicated ground-backed ringing generators, the TISP3xxxF3 gives better protection as its inter-conductor protection voltage is twice the conductor to ground value.

Relay contacts 3a and 3b connect the line conductors to the SLIC via the '61089 protector. The protector gate reference voltage comes from the SLIC negative supply  $(V_{BAT})$ . A 220 nF gate capacitor sources the high gate current pulses caused by fast rising impulses.



Figure 4. Negative Overvoltage Condition



Figure 5. Positive Overvoltage Condition



Figure 6. Typical Application Circuit

NOVEMBER 1995 - REVISED JULY 2008
Specifications are subject to change without notice.
Customers should verify actual device performance in their specific applications.

# **TISP61089 Gated Protector Series**

## **BOURNS®**

### **MECHANICAL DATA**

## **Device Symbolization Code**

Devices will be coded as below.

| Device          | Symbolization Code |
|-----------------|--------------------|
| TISP61089DR-S   | P61089             |
| TISP61089SDR-S  | 61089S             |
| TISP61089ADR-S  | 61089A             |
| TISP61089ASDR-S | 1089AS             |